blob: f59a9f5574eecaf8b52ccdb169ef12166420bae9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Priyanka Singhf745ae92020-01-22 10:32:34 +00003 * Copyright 2017, 2020 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088A_RDB_H
7#define __LS1088A_RDB_H
8
9#include "ls1088a_common.h"
10
Pankit Gargf5c2a832018-12-27 04:37:55 +000011#if defined(CONFIG_TFABOOT) || \
12 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Sumit Garg08da8b22018-01-06 09:04:24 +053013#ifndef CONFIG_SPL_BUILD
Ashish Kumar227b4bc2017-08-31 16:12:54 +053014#define CONFIG_QIXIS_I2C_ACCESS
Sumit Garg08da8b22018-01-06 09:04:24 +053015#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053016#define SYS_NO_FLASH
Ashish Kumar227b4bc2017-08-31 16:12:54 +053017#endif
18
19#define CONFIG_SYS_CLK_FREQ 100000000
20#define CONFIG_DDR_CLK_FREQ 100000000
21#define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
22#define COUNTER_FREQUENCY 25000000 /* 25MHz */
23
24#define CONFIG_DDR_SPD
25#ifdef CONFIG_EMU
26#define CONFIG_SYS_FSL_DDR_EMU
27#define CONFIG_SYS_MXC_I2C1_SPEED 40000000
28#define CONFIG_SYS_MXC_I2C2_SPEED 40000000
29#else
30#define CONFIG_DDR_ECC
31#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
32#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
33#endif
34#define SPD_EEPROM_ADDRESS 0x51
35#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
36#define CONFIG_DIMM_SLOTS_PER_CTLR 1
37
38
39#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
40#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
41#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
42#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
43
44#define CONFIG_SYS_NOR0_CSPR \
45 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
46 CSPR_PORT_SIZE_16 | \
47 CSPR_MSEL_NOR | \
48 CSPR_V)
49#define CONFIG_SYS_NOR0_CSPR_EARLY \
50 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
51 CSPR_PORT_SIZE_16 | \
52 CSPR_MSEL_NOR | \
53 CSPR_V)
54#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
55#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
56 FTIM0_NOR_TEADC(0x1) | \
57 FTIM0_NOR_TEAHC(0x1))
58#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
59 FTIM1_NOR_TRAD_NOR(0x1))
60#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
61 FTIM2_NOR_TCH(0x0) | \
62 FTIM2_NOR_TWP(0x1))
63#define CONFIG_SYS_NOR_FTIM3 0x04000000
64#define CONFIG_SYS_IFC_CCR 0x01000000
65
66#ifndef SYS_NO_FLASH
Ashish Kumar227b4bc2017-08-31 16:12:54 +053067#define CONFIG_SYS_FLASH_QUIET_TEST
68#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
69
70#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
71#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
72#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
73#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
74
75#define CONFIG_SYS_FLASH_EMPTY_INFO
76#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
77#endif
78#endif
Sumit Garg08da8b22018-01-06 09:04:24 +053079
80#ifndef SPL_NO_IFC
Ashish Kumar624787d2017-11-28 10:52:17 +053081#define CONFIG_NAND_FSL_IFC
Sumit Garg08da8b22018-01-06 09:04:24 +053082#endif
83
Ashish Kumar227b4bc2017-08-31 16:12:54 +053084#define CONFIG_SYS_NAND_MAX_ECCPOS 256
85#define CONFIG_SYS_NAND_MAX_OOBFREE 2
86
87#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
88#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
89 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
90 | CSPR_MSEL_NAND /* MSEL = NAND */ \
91 | CSPR_V)
92#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
93
94#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
95 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
96 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
97 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
98 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
99 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
100 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
101
102#define CONFIG_SYS_NAND_ONFI_DETECTION
103
104/* ONFI NAND Flash mode0 Timing Params */
105#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
106 FTIM0_NAND_TWP(0x18) | \
107 FTIM0_NAND_TWCHT(0x07) | \
108 FTIM0_NAND_TWH(0x0a))
109#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
110 FTIM1_NAND_TWBE(0x39) | \
111 FTIM1_NAND_TRR(0x0e) | \
112 FTIM1_NAND_TRP(0x18))
113#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
114 FTIM2_NAND_TREH(0x0a) | \
115 FTIM2_NAND_TWHRE(0x1e))
116#define CONFIG_SYS_NAND_FTIM3 0x0
117
118#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
119#define CONFIG_SYS_MAX_NAND_DEVICE 1
120#define CONFIG_MTD_NAND_VERIFY_WRITE
121
122#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
123
Sumit Garg08da8b22018-01-06 09:04:24 +0530124#ifndef SPL_NO_QIXIS
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530125#define CONFIG_FSL_QIXIS
Sumit Garg08da8b22018-01-06 09:04:24 +0530126#endif
127
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530128#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
Rajesh Bhagata4216252018-01-17 16:13:09 +0530129#define QIXIS_BRDCFG4_OFFSET 0x54
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530130#define QIXIS_LBMAP_SWITCH 2
131#define QIXIS_QMAP_MASK 0xe0
132#define QIXIS_QMAP_SHIFT 5
133#define QIXIS_LBMAP_MASK 0x1f
134#define QIXIS_LBMAP_SHIFT 5
135#define QIXIS_LBMAP_DFLTBANK 0x00
136#define QIXIS_LBMAP_ALTBANK 0x20
137#define QIXIS_LBMAP_SD 0x00
Ashish Kumar55769ca2018-01-17 12:16:37 +0530138#define QIXIS_LBMAP_EMMC 0x00
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530139#define QIXIS_LBMAP_SD_QSPI 0x00
140#define QIXIS_LBMAP_QSPI 0x00
141#define QIXIS_RCW_SRC_SD 0x40
Ashish Kumar55769ca2018-01-17 12:16:37 +0530142#define QIXIS_RCW_SRC_EMMC 0x41
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530143#define QIXIS_RCW_SRC_QSPI 0x62
144#define QIXIS_RST_CTL_RESET 0x31
145#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
146#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
147#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
148#define QIXIS_RST_FORCE_MEM 0x01
149
150#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
151#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
152 | CSPR_PORT_SIZE_8 \
153 | CSPR_MSEL_GPCM \
154 | CSPR_V)
155#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
156 | CSPR_PORT_SIZE_8 \
157 | CSPR_MSEL_GPCM \
158 | CSPR_V)
159
160#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
161#define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
162/* QIXIS Timing parameters*/
163#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
164 FTIM0_GPCM_TEADC(0x0e) | \
165 FTIM0_GPCM_TEAHC(0x0e))
166#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
167 FTIM1_GPCM_TRAD(0x3f))
168#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
169 FTIM2_GPCM_TCH(0xf) | \
170 FTIM2_GPCM_TWP(0x3E))
171#define SYS_FPGA_CS_FTIM3 0x0
172
Pankit Gargf5c2a832018-12-27 04:37:55 +0000173#if defined(CONFIG_TFABOOT) || \
174 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530175#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
176#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
177#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
178#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
179#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
180#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
181#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
182#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
183#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
184#define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
185#define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
186#define CONFIG_SYS_AMASK2 CONFIG_SYS_FPGA_AMASK
187#define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
188#define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
189#define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
190#define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
191#define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
192#else
193#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
194#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
195#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
196#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
197#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
198#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
199#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
200#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
201#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
202#endif
203
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530204#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
205
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530206#define I2C_MUX_CH_VOL_MONITOR 0xA
207/* Voltage monitor on channel 2*/
208#define I2C_VOL_MONITOR_ADDR 0x63
209#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
210#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
211#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
Rajesh Bhagata4216252018-01-17 16:13:09 +0530212#define I2C_SVDD_MONITOR_ADDR 0x4F
213
214#define CONFIG_VID_FLS_ENV "ls1088ardb_vdd_mv"
215#define CONFIG_VID
216
217/* The lowest and highest voltage allowed for LS1088ARDB */
218#define VDD_MV_MIN 819
219#define VDD_MV_MAX 1212
220
221#define CONFIG_VOL_MONITOR_LTC3882_SET
222#define CONFIG_VOL_MONITOR_LTC3882_READ
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530223
224/* PM Bus commands code for LTC3882*/
225#define PMBUS_CMD_PAGE 0x0
226#define PMBUS_CMD_READ_VOUT 0x8B
227#define PMBUS_CMD_PAGE_PLUS_WRITE 0x05
228#define PMBUS_CMD_VOUT_COMMAND 0x21
229
230#define PWM_CHANNEL0 0x0
231
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530232/*
233 * I2C bus multiplexer
234 */
235#define I2C_MUX_PCA_ADDR_PRI 0x77
236#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
237#define I2C_RETIMER_ADDR 0x18
238#define I2C_MUX_CH_DEFAULT 0x8
239#define I2C_MUX_CH5 0xD
Sumit Garg08da8b22018-01-06 09:04:24 +0530240
241#ifndef SPL_NO_RTC
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530242/*
243* RTC configuration
244*/
245#define RTC
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530246#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Sumit Garg08da8b22018-01-06 09:04:24 +0530247#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530248
249/* EEPROM */
250#define CONFIG_ID_EEPROM
251#define CONFIG_SYS_I2C_EEPROM_NXID
252#define CONFIG_SYS_EEPROM_BUS_NUM 0
253#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
254#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
255#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
256#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
257
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530258#ifdef CONFIG_SPL_BUILD
259#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
260#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530261#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530262#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530263
264#define CONFIG_FSL_MEMAC
265
Sumit Garg08da8b22018-01-06 09:04:24 +0530266#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530267/* Initial environment variables */
Pankit Gargf5c2a832018-12-27 04:37:55 +0000268#ifdef CONFIG_TFABOOT
269#define QSPI_MC_INIT_CMD \
270 "sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
271 "sf read 0x80100000 0xE00000 0x100000;" \
272 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000273 "sf read 0x80640000 0x640000 0x40000 && " \
274 "sf read 0x80680000 0x680000 0x40000 && " \
275 "esbc_validate 0x80640000 && " \
276 "esbc_validate 0x80680000 ;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000277 "fsl_mc start mc 0x80000000 0x80100000\0"
278#define SD_MC_INIT_CMD \
279 "mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
280 "mmc read 0x80100000 0x7000 0x800;" \
281 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000282 "mmc read 0x80640000 0x3200 0x20 && " \
283 "mmc read 0x80680000 0x3400 0x20 && " \
284 "esbc_validate 0x80640000 && " \
285 "esbc_validate 0x80680000 ;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000286 "fsl_mc start mc 0x80000000 0x80100000\0"
287#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530288#if defined(CONFIG_QSPI_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530289#define MC_INIT_CMD \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530290 "mcinitcmd=sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530291 "sf read 0x80100000 0xE00000 0x100000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530292 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000293 "sf read 0x80640000 0x640000 0x40000 && " \
294 "sf read 0x80680000 0x680000 0x40000 && " \
295 "esbc_validate 0x80640000 && " \
296 "esbc_validate 0x80680000 ;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530297 "fsl_mc start mc 0x80000000 0x80100000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530298 "mcmemsize=0x70000000\0"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530299#elif defined(CONFIG_SD_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530300#define MC_INIT_CMD \
301 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
302 "mmc read 0x80100000 0x7000 0x800;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530303 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000304 "mmc read 0x80640000 0x3200 0x20 && " \
305 "mmc read 0x80680000 0x3400 0x20 && " \
306 "esbc_validate 0x80640000 && " \
307 "esbc_validate 0x80680000 ;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530308 "fsl_mc start mc 0x80000000 0x80100000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530309 "mcmemsize=0x70000000\0"
310#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000311#endif /* CONFIG_TFABOOT */
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530312
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530313#undef CONFIG_EXTRA_ENV_SETTINGS
Pankit Gargf5c2a832018-12-27 04:37:55 +0000314#ifdef CONFIG_TFABOOT
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530315#define CONFIG_EXTRA_ENV_SETTINGS \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530316 "BOARD=ls1088ardb\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530317 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530318 "ramdisk_addr=0x800000\0" \
319 "ramdisk_size=0x2000000\0" \
320 "fdt_high=0xa0000000\0" \
321 "initrd_high=0xffffffffffffffff\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530322 "fdt_addr=0x64f00000\0" \
323 "kernel_addr=0x1000000\0" \
324 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000325 "kernelhdr_addr_sd=0x3000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530326 "kernel_start=0x580100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000327 "kernelheader_start=0x580600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530328 "scriptaddr=0x80000000\0" \
329 "scripthdraddr=0x80080000\0" \
330 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000331 "kernelheader_addr=0x600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530332 "kernelheader_addr_r=0x80200000\0" \
333 "kernel_addr_r=0x81000000\0" \
334 "kernelheader_size=0x40000\0" \
335 "fdt_addr_r=0x90000000\0" \
336 "load_addr=0xa0000000\0" \
337 "kernel_size=0x2800000\0" \
338 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000339 "kernelhdr_size_sd=0x20\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000340 QSPI_MC_INIT_CMD \
341 "mcmemsize=0x70000000\0" \
342 BOOTENV \
343 "boot_scripts=ls1088ardb_boot.scr\0" \
344 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
345 "scan_dev_for_boot_part=" \
346 "part list ${devtype} ${devnum} devplist; " \
347 "env exists devplist || setenv devplist 1; " \
348 "for distro_bootpart in ${devplist}; do " \
349 "if fstype ${devtype} " \
350 "${devnum}:${distro_bootpart} " \
351 "bootfstype; then " \
352 "run scan_dev_for_boot; " \
353 "fi; " \
354 "done\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000355 "boot_a_script=" \
356 "load ${devtype} ${devnum}:${distro_bootpart} " \
357 "${scriptaddr} ${prefix}${script}; " \
358 "env exists secureboot && load ${devtype} " \
359 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000360 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
361 "env exists secureboot " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000362 "&& esbc_validate ${scripthdraddr};" \
363 "source ${scriptaddr}\0" \
364 "installer=load mmc 0:2 $load_addr " \
365 "/flex_installer_arm64.itb; " \
366 "env exists mcinitcmd && run mcinitcmd && " \
367 "mmc read 0x80001000 0x6800 0x800;" \
368 "fsl_mc lazyapply dpl 0x80001000;" \
369 "bootm $load_addr#ls1088ardb\0" \
370 "qspi_bootcmd=echo Trying load from qspi..;" \
371 "sf probe && sf read $load_addr " \
372 "$kernel_addr $kernel_size ; env exists secureboot " \
373 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
374 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
375 "bootm $load_addr#$BOARD\0" \
376 "sd_bootcmd=echo Trying load from sd card..;" \
377 "mmcinfo; mmc read $load_addr " \
378 "$kernel_addr_sd $kernel_size_sd ;" \
379 "env exists secureboot && mmc read $kernelheader_addr_r "\
380 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
381 " && esbc_validate ${kernelheader_addr_r};" \
382 "bootm $load_addr#$BOARD\0"
383#else
384#define CONFIG_EXTRA_ENV_SETTINGS \
385 "BOARD=ls1088ardb\0" \
386 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
387 "ramdisk_addr=0x800000\0" \
388 "ramdisk_size=0x2000000\0" \
389 "fdt_high=0xa0000000\0" \
390 "initrd_high=0xffffffffffffffff\0" \
391 "fdt_addr=0x64f00000\0" \
392 "kernel_addr=0x1000000\0" \
393 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000394 "kernelhdr_addr_sd=0x3000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000395 "kernel_start=0x580100000\0" \
396 "kernelheader_start=0x580800000\0" \
397 "scriptaddr=0x80000000\0" \
398 "scripthdraddr=0x80080000\0" \
399 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000400 "kernelheader_addr=0x600000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000401 "kernelheader_addr_r=0x80200000\0" \
402 "kernel_addr_r=0x81000000\0" \
403 "kernelheader_size=0x40000\0" \
404 "fdt_addr_r=0x90000000\0" \
405 "load_addr=0xa0000000\0" \
406 "kernel_size=0x2800000\0" \
407 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000408 "kernelhdr_size_sd=0x20\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530409 MC_INIT_CMD \
410 BOOTENV \
411 "boot_scripts=ls1088ardb_boot.scr\0" \
412 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
413 "scan_dev_for_boot_part=" \
414 "part list ${devtype} ${devnum} devplist; " \
415 "env exists devplist || setenv devplist 1; " \
416 "for distro_bootpart in ${devplist}; do " \
417 "if fstype ${devtype} " \
418 "${devnum}:${distro_bootpart} " \
419 "bootfstype; then " \
420 "run scan_dev_for_boot; " \
421 "fi; " \
422 "done\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530423 "boot_a_script=" \
424 "load ${devtype} ${devnum}:${distro_bootpart} " \
425 "${scriptaddr} ${prefix}${script}; " \
426 "env exists secureboot && load ${devtype} " \
427 "${devnum}:${distro_bootpart} " \
428 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
429 "&& esbc_validate ${scripthdraddr};" \
430 "source ${scriptaddr}\0" \
431 "installer=load mmc 0:2 $load_addr " \
432 "/flex_installer_arm64.itb; " \
433 "env exists mcinitcmd && run mcinitcmd && " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530434 "mmc read 0x80001000 0x6800 0x800;" \
435 "fsl_mc lazyapply dpl 0x80001000;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530436 "bootm $load_addr#ls1088ardb\0" \
437 "qspi_bootcmd=echo Trying load from qspi..;" \
438 "sf probe && sf read $load_addr " \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530439 "$kernel_addr $kernel_size ; env exists secureboot " \
440 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
441 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530442 "bootm $load_addr#$BOARD\0" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530443 "sd_bootcmd=echo Trying load from sd card..;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530444 "mmcinfo; mmc read $load_addr " \
445 "$kernel_addr_sd $kernel_size_sd ;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530446 "env exists secureboot && mmc read $kernelheader_addr_r "\
447 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
448 " && esbc_validate ${kernelheader_addr_r};" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530449 "bootm $load_addr#$BOARD\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000450#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530451
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530452#undef CONFIG_BOOTCOMMAND
Pankit Gargf5c2a832018-12-27 04:37:55 +0000453#ifdef CONFIG_TFABOOT
454#define QSPI_NOR_BOOTCOMMAND \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000455 "sf read 0x80001000 0xd00000 0x100000;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000456 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000457 " && sf read 0x806C0000 0x6C0000 0x100000 " \
458 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000459 "&& fsl_mc lazyapply dpl 0x80001000;" \
460 "run distro_bootcmd;run qspi_bootcmd;" \
461 "env exists secureboot && esbc_halt;"
462#define SD_BOOTCOMMAND \
463 "env exists mcinitcmd && mmcinfo; " \
464 "mmc read 0x80001000 0x6800 0x800; " \
465 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000466 " && mmc read 0x806C0000 0x3600 0x20 " \
467 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000468 "&& fsl_mc lazyapply dpl 0x80001000;" \
469 "run distro_bootcmd;run sd_bootcmd;" \
470 "env exists secureboot && esbc_halt;"
471#else
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530472#if defined(CONFIG_QSPI_BOOT)
473/* Try to boot an on-QSPI kernel first, then do normal distro boot */
474#define CONFIG_BOOTCOMMAND \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530475 "sf read 0x80001000 0xd00000 0x100000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530476 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000477 " && sf read 0x806C0000 0x6C0000 0x100000 " \
478 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530479 "&& fsl_mc lazyapply dpl 0x80001000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530480 "run distro_bootcmd;run qspi_bootcmd;" \
481 "env exists secureboot && esbc_halt;"
482
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530483/* Try to boot an on-SD kernel first, then do normal distro boot */
484#elif defined(CONFIG_SD_BOOT)
485#define CONFIG_BOOTCOMMAND \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530486 "env exists mcinitcmd && mmcinfo; " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530487 "mmc read 0x80001000 0x6800 0x800; " \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530488 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000489 " && mmc read 0x806C0000 0x3600 0x20 " \
490 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530491 "&& fsl_mc lazyapply dpl 0x80001000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530492 "run distro_bootcmd;run sd_bootcmd;" \
493 "env exists secureboot && esbc_halt;"
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530494#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000495#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530496
497/* MAC/PHY configuration */
498#ifdef CONFIG_FSL_MC_ENET
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530499#define AQ_PHY_ADDR1 0x00
500#define AQR105_IRQ_MASK 0x00000004
501
502#define QSGMII1_PORT1_PHY_ADDR 0x0c
503#define QSGMII1_PORT2_PHY_ADDR 0x0d
504#define QSGMII1_PORT3_PHY_ADDR 0x0e
505#define QSGMII1_PORT4_PHY_ADDR 0x0f
506#define QSGMII2_PORT1_PHY_ADDR 0x1c
507#define QSGMII2_PORT2_PHY_ADDR 0x1d
508#define QSGMII2_PORT3_PHY_ADDR 0x1e
509#define QSGMII2_PORT4_PHY_ADDR 0x1f
510
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530511#define CONFIG_ETHPRIME "DPMAC1@xgmii"
512#define CONFIG_PHY_GIGE
513#endif
Sumit Garg08da8b22018-01-06 09:04:24 +0530514#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530515
516/* MMC */
517#ifdef CONFIG_MMC
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530518#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
519#endif
520
Sumit Garg08da8b22018-01-06 09:04:24 +0530521#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530522
523#define BOOT_TARGET_DEVICES(func) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530524 func(MMC, mmc, 0) \
Era Tiwarid07527b2020-05-15 12:48:39 +0530525 func(USB, usb, 0) \
Mian Yousaf Kaukab30a7a632019-01-29 16:38:32 +0100526 func(SCSI, scsi, 0) \
527 func(DHCP, dhcp, na)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530528#include <config_distro_bootcmd.h>
Sumit Garg08da8b22018-01-06 09:04:24 +0530529#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530530
531#include <asm/fsl_secure_boot.h>
532
533#endif /* __LS1088A_RDB_H */