blob: ef9538bd42e8b2972d7e6829a402bc4f661e3cbb [file] [log] [blame]
Peng Fanbbcd2c42022-07-26 16:40:39 +08001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2022 NXP
4 */
5
6#ifndef __ASM_ARCH_IMX9_REGS_H__
7#define __ASM_ARCH_IMX9_REGS_H__
8
9#define ARCH_MXC
Peng Fan7aaa58a2022-07-26 16:41:18 +080010#define FEC_QUIRK_ENET_MAC
Peng Fanbbcd2c42022-07-26 16:40:39 +080011
Peng Fan28b5cb52022-07-26 16:40:43 +080012#define IOMUXC_BASE_ADDR 0x443C0000UL
13#define CCM_BASE_ADDR 0x44450000UL
14#define CCM_CCGR_BASE_ADDR 0x44458000UL
Jian Liacf41a32022-07-26 16:40:46 +080015#define SYSCNT_CTRL_BASE_ADDR 0x44290000
Peng Fan28b5cb52022-07-26 16:40:43 +080016
17#define ANATOP_BASE_ADDR 0x44480000UL
Peng Fanbbcd2c42022-07-26 16:40:39 +080018
Ye Li9e19ff92022-07-26 16:40:47 +080019#define WDG3_BASE_ADDR 0x42490000UL
20#define WDG4_BASE_ADDR 0x424a0000UL
21#define WDG5_BASE_ADDR 0x424b0000UL
22
Alice Guob93916d2022-07-26 16:40:59 +080023#define FSB_BASE_ADDR 0x47510000UL
24
Peng Fan65563792022-07-26 16:41:02 +080025#define ANATOP_BASE_ADDR 0x44480000UL
26
27#define BLK_CTRL_WAKEUPMIX_BASE_ADDR 0x42420000
Ye Li0667ec92024-09-19 12:01:20 +080028#define BLK_CTRL_NS_ANOMIX_BASE_ADDR 0x44210000
Peng Fan65563792022-07-26 16:41:02 +080029#define BLK_CTRL_S_ANOMIX_BASE_ADDR 0x444f0000
30
31#define SRC_IPS_BASE_ADDR (0x44460000)
32#define SRC_GLOBAL_RBASE (SRC_IPS_BASE_ADDR + 0x0000)
33
34#define SRC_DDR_RBASE (SRC_IPS_BASE_ADDR + 0x1000)
35#define SRC_ML_RBASE (SRC_IPS_BASE_ADDR + 0x1800)
36#define SRC_MEDIA_RBASE (SRC_IPS_BASE_ADDR + 0x2400)
37#define SRC_M33P_RBASE (SRC_IPS_BASE_ADDR + 0x2800)
38
39#define SRC_MIX_SLICE_FUNC_STAT_PSW_STAT BIT(0)
40#define SRC_MIX_SLICE_FUNC_STAT_RST_STAT BIT(2)
41#define SRC_MIX_SLICE_FUNC_STAT_ISO_STAT BIT(4)
Peng Fan06e78ff2024-09-19 12:01:19 +080042#define SRC_MIX_SLICE_FUNC_STAT_SSAR_STAT BIT(8)
Peng Fan65563792022-07-26 16:41:02 +080043#define SRC_MIX_SLICE_FUNC_STAT_MEM_STAT BIT(12)
44
Ye Li1918a4c2023-01-30 18:39:52 +080045#define IMG_CONTAINER_BASE (0x80000000UL)
46
Peng Fan7aaa58a2022-07-26 16:41:18 +080047#define BCTRL_GPR_ENET_QOS_INTF_MODE_MASK GENMASK(3, 1)
48#define BCTRL_GPR_ENET_QOS_INTF_SEL_MII (0x0 << 1)
49#define BCTRL_GPR_ENET_QOS_INTF_SEL_RMII (0x4 << 1)
50#define BCTRL_GPR_ENET_QOS_INTF_SEL_RGMII (0x1 << 1)
51#define BCTRL_GPR_ENET_QOS_CLK_GEN_EN (0x1 << 0)
52
Peng Fan5dce3492024-09-19 12:01:35 +080053#define TRDC_AON_BASE (0x44270000UL)
54#define TRDC_WAKEUP_BASE (0x42460000UL)
55#define TRDC_MEGA_BASE (0x42810000UL)
56#define TRDC_NIC_BASE (0x49010000UL)
57
Peng Fan0c2f3682023-04-28 12:08:28 +080058#define MARKETING_GRADING_MASK GENMASK(5, 4)
59#define SPEED_GRADING_MASK GENMASK(11, 6)
Peng Fan43126e12024-09-19 12:01:23 +080060#define NUM_WORDS_PER_BANK 8
61#define HW_CFG1 19
62#define HW_CFG2 20
Peng Fan0c2f3682023-04-28 12:08:28 +080063
Peng Fan1e9aff12022-07-26 16:40:50 +080064#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
65#include <asm/types.h>
66#include <stdbool.h>
67
68struct mu_type {
69 u32 ver;
70 u32 par;
71 u32 cr;
72 u32 sr;
73 u32 reserved0[60];
74 u32 fcr;
75 u32 fsr;
76 u32 reserved1[2];
77 u32 gier;
78 u32 gcr;
79 u32 gsr;
80 u32 reserved2;
81 u32 tcr;
82 u32 tsr;
83 u32 rcr;
84 u32 rsr;
85 u32 reserved3[52];
86 u32 tr[16];
87 u32 reserved4[16];
88 u32 rr[16];
89 u32 reserved5[14];
90 u32 mu_attr;
91};
Peng Fan65563792022-07-26 16:41:02 +080092
93enum mix_power_domain {
94 MIX_PD_MEDIAMIX,
95 MIX_PD_MLMIX,
96 MIX_PD_DDRMIX,
97};
98
99enum src_mix_slice_id {
100 SRC_MIX_EDGELOCK = 0,
101 SRC_MIX_AONMIX = 1,
102 SRC_MIX_WAKEUPMIX = 2,
103 SRC_MIX_DDRMIX = 3,
104 SRC_MIX_DDRPHY = 4,
105 SRC_MIX_ML = 5,
106 SRC_MIX_NIC = 6,
107 SRC_MIX_HSIO = 7,
108 SRC_MIX_MEDIA = 8,
109 SRC_MIX_CM33 = 9,
110 SRC_MIX_CA55C0 = 10,
111 SRC_MIX_CA55C1 = 11,
112 SRC_MIX_CA55CLUSTER = 12,
113};
114
115enum src_mem_slice_id {
116 SRC_MEM_AONMIX = 0,
117 SRC_MEM_WAKEUPMIX = 1,
118 SRC_MEM_DDRMIX = 2,
119 SRC_MEM_DDRPHY = 3,
120 SRC_MEM_ML = 4,
121 SRC_MEM_NIC = 5,
122 SRC_MEM_OCRAM = 6,
123 SRC_MEM_HSIO = 7,
124 SRC_MEM_MEDIA = 8,
125 SRC_MEM_CA55C0 = 9,
126 SRC_MEM_CA55C1 = 10,
127 SRC_MEM_CA55CLUSTER = 11,
128 SRC_MEM_L3 = 12,
129};
130
131struct blk_ctrl_s_aonmix_regs {
132 u32 cm33_irq_mask[7];
133 u32 initnsvtor;
134 u32 reserved1[8];
135 u32 ca55_irq_mask[7];
136 u32 initsvtor;
137 u32 m33_cfg;
138 u32 reserved2[11];
139 u32 axbs_aon_ctrl;
140 u32 reserved3[27];
141 u32 dap_access_stkybit;
142 u32 reserved4[3];
143 u32 lp_handshake[2];
144 u32 ca55_cpuwait;
145 u32 ca55_rvbaraddr0_l;
146 u32 ca55_rvbaraddr0_h;
147 u32 ca55_rvbaraddr1_l;
148 u32 ca55_rvbaraddr1_h;
149 u32 s401_irq_mask;
150 u32 s401_reset_req_mask;
151 u32 s401_halt_st;
152 u32 ca55_mode;
153 u32 nmi_mask;
154 u32 nmi_clr;
155 u32 wdog_any_mask;
156 u32 s4v1_ipi_noclk_ref1;
157};
158
159struct blk_ctrl_wakeupmix_regs {
160 u32 upper_addr;
161 u32 ipg_debug_cm33;
162 u32 reserved[2];
163 u32 qch_dis;
164 u32 ssi;
165 u32 reserved1[1];
166 u32 dexsc_err;
167 u32 mqs_setting;
168 u32 sai_clk_sel;
169 u32 eqos_gpr;
170 u32 enet_clk_sel;
171 u32 reserved2[1];
172 u32 volt_detect;
173 u32 i3c2_wakeup;
174 u32 ipg_debug_ca55c0;
175 u32 ipg_debug_ca55c1;
176 u32 axi_attr_cfg;
177 u32 i3c2_sda_irq;
178};
179
180struct src_general_regs {
181 u32 reserved[1];
182 u32 authen_ctrl;
183 u32 reserved1[2];
184 u32 scr;
185 u32 srtmr;
186 u32 srmask;
187 u32 reserved2[1];
188 u32 srmr[6];
189 u32 reserved3[2];
190 u32 sbmr[2];
191 u32 reserved4[2];
192 u32 srsr;
193 u32 gpr[19];
194 u32 reserved5[24];
195 u32 gpr20;
196 u32 cm_quiesce;
197 u32 cold_reset_ssar_ack_ctrl;
198 u32 sp_iso_ctrl;
199 u32 rom_lp_ctrl;
200 u32 a55_deny_stat;
201};
202
203struct src_mem_slice_regs {
204 u32 reserved[1];
205 u32 mem_ctrl;
206 u32 memlp_ctrl_0;
207 u32 reserved1[1];
208 u32 memlp_ctrl_1;
209 u32 memlp_ctrl_2;
210 u32 mem_stat;
211};
212
213struct src_mix_slice_regs {
214 u32 reserved[1];
215 u32 authen_ctrl;
216 u32 reserved1[2];
217 u32 lpm_setting[3];
218 u32 reserved2[1];
219 u32 slice_sw_ctrl;
220 u32 single_reset_sw_ctrl;
221 u32 reserved3[6];
222 u32 a55_hdsk_ack_ctrl;
223 u32 a55_hdsk_ack_stat;
224 u32 reserved4[2];
225 u32 ssar_ack_ctrl;
226 u32 ssar_ack_stat;
227 u32 reserved5[1];
228 u32 iso_off_dly_por;
229 u32 iso_on_dly;
230 u32 iso_off_dly;
231 u32 psw_off_lf_dly;
232 u32 reserved6[1];
233 u32 psw_off_hf_dly;
234 u32 psw_on_lf_dly;
235 u32 psw_on_hf_dly;
236 u32 reserved7[1];
237 u32 psw_ack_ctrl[2];
238 u32 psw_ack_stat;
239 u32 reserved8[1];
240 u32 mtr_ack_ctrl;
241 u32 mtr_ack_stat;
242 u32 reserved9[2];
243 u32 upi_stat[4];
244 u32 fsm_stat;
245 u32 func_stat;
246};
Peng Fan1e9aff12022-07-26 16:40:50 +0800247#endif
248
Peng Fanbbcd2c42022-07-26 16:40:39 +0800249#endif