blob: 1cebe2fbb010736ae0e35a944773a025e3638701 [file] [log] [blame]
Mingkai Hu0e58b512015-10-26 19:47:50 +08001/*
2 * Copyright 2014-2015, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _FSL_LAYERSCAPE_CPU_H
8#define _FSL_LAYERSCAPE_CPU_H
9
10static struct cpu_type cpu_type_list[] = {
Mingkai Hu0e58b512015-10-26 19:47:50 +080011 CPU_TYPE_ENTRY(LS2080, LS2080, 8),
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053012 CPU_TYPE_ENTRY(LS2085, LS2085, 8),
Mingkai Hu0e58b512015-10-26 19:47:50 +080013 CPU_TYPE_ENTRY(LS2045, LS2045, 4),
Mingkai Hue4e93ea2015-10-26 19:47:51 +080014 CPU_TYPE_ENTRY(LS1043, LS1043, 4),
Mingkai Hu4a7a5152016-03-23 19:10:43 +080015 CPU_TYPE_ENTRY(LS1023, LS1023, 2),
Pratiyush Mohan Srivastavaa7b9d342015-12-22 16:48:43 +053016 CPU_TYPE_ENTRY(LS2040, LS2040, 4),
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053017 CPU_TYPE_ENTRY(LS1012, LS1012, 1),
Mingkai Hu0e58b512015-10-26 19:47:50 +080018};
19
20#ifndef CONFIG_SYS_DCACHE_OFF
21
22#define SECTION_SHIFT_L0 39UL
23#define SECTION_SHIFT_L1 30UL
24#define SECTION_SHIFT_L2 21UL
25#define BLOCK_SIZE_L0 0x8000000000
26#define BLOCK_SIZE_L1 0x40000000
27#define BLOCK_SIZE_L2 0x200000
28#define NUM_OF_ENTRY 512
29#define TCR_EL2_PS_40BIT (2 << 16)
30
31#define LAYERSCAPE_VA_BITS (40)
32#define LAYERSCAPE_TCR (TCR_TG0_4K | \
33 TCR_EL2_PS_40BIT | \
34 TCR_SHARED_NON | \
35 TCR_ORGN_NC | \
36 TCR_IRGN_NC | \
37 TCR_T0SZ(LAYERSCAPE_VA_BITS))
38#define LAYERSCAPE_TCR_FINAL (TCR_TG0_4K | \
39 TCR_EL2_PS_40BIT | \
40 TCR_SHARED_OUTER | \
41 TCR_ORGN_WBWA | \
42 TCR_IRGN_WBWA | \
43 TCR_T0SZ(LAYERSCAPE_VA_BITS))
44
45#ifdef CONFIG_FSL_LSCH3
46#define CONFIG_SYS_FSL_CCSR_BASE 0x00000000
47#define CONFIG_SYS_FSL_CCSR_SIZE 0x10000000
48#define CONFIG_SYS_FSL_QSPI_BASE1 0x20000000
49#define CONFIG_SYS_FSL_QSPI_SIZE1 0x10000000
50#define CONFIG_SYS_FSL_IFC_BASE1 0x30000000
51#define CONFIG_SYS_FSL_IFC_SIZE1 0x10000000
52#define CONFIG_SYS_FSL_IFC_SIZE1_1 0x400000
53#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
54#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
55#define CONFIG_SYS_FSL_QSPI_BASE2 0x400000000
56#define CONFIG_SYS_FSL_QSPI_SIZE2 0x100000000
57#define CONFIG_SYS_FSL_IFC_BASE2 0x500000000
58#define CONFIG_SYS_FSL_IFC_SIZE2 0x100000000
59#define CONFIG_SYS_FSL_DCSR_BASE 0x700000000
60#define CONFIG_SYS_FSL_DCSR_SIZE 0x40000000
61#define CONFIG_SYS_FSL_MC_BASE 0x80c000000
62#define CONFIG_SYS_FSL_MC_SIZE 0x4000000
63#define CONFIG_SYS_FSL_NI_BASE 0x810000000
64#define CONFIG_SYS_FSL_NI_SIZE 0x8000000
65#define CONFIG_SYS_FSL_QBMAN_BASE 0x818000000
66#define CONFIG_SYS_FSL_QBMAN_SIZE 0x8000000
67#define CONFIG_SYS_FSL_QBMAN_SIZE_1 0x4000000
68#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x200000000
69#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x200000000
70#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x200000000
71#define CONFIG_SYS_PCIE4_PHYS_SIZE 0x200000000
72#define CONFIG_SYS_FSL_WRIOP1_BASE 0x4300000000
73#define CONFIG_SYS_FSL_WRIOP1_SIZE 0x100000000
74#define CONFIG_SYS_FSL_AIOP1_BASE 0x4b00000000
75#define CONFIG_SYS_FSL_AIOP1_SIZE 0x100000000
76#define CONFIG_SYS_FSL_PEBUF_BASE 0x4c00000000
77#define CONFIG_SYS_FSL_PEBUF_SIZE 0x400000000
78#define CONFIG_SYS_FSL_DRAM_BASE2 0x8080000000
79#define CONFIG_SYS_FSL_DRAM_SIZE2 0x7F80000000
Mingkai Hue4e93ea2015-10-26 19:47:51 +080080#elif defined(CONFIG_FSL_LSCH2)
81#define CONFIG_SYS_FSL_BOOTROM_BASE 0x0
82#define CONFIG_SYS_FSL_BOOTROM_SIZE 0x1000000
83#define CONFIG_SYS_FSL_CCSR_BASE 0x1000000
84#define CONFIG_SYS_FSL_CCSR_SIZE 0xf000000
85#define CONFIG_SYS_FSL_DCSR_BASE 0x20000000
86#define CONFIG_SYS_FSL_DCSR_SIZE 0x4000000
87#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
88#define CONFIG_SYS_FSL_QSPI_SIZE 0x20000000
89#define CONFIG_SYS_FSL_IFC_BASE 0x60000000
90#define CONFIG_SYS_FSL_IFC_SIZE 0x20000000
91#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
92#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
93#define CONFIG_SYS_FSL_QBMAN_BASE 0x500000000
94#define CONFIG_SYS_FSL_QBMAN_SIZE 0x10000000
95#define CONFIG_SYS_FSL_DRAM_BASE2 0x880000000
96#define CONFIG_SYS_FSL_DRAM_SIZE2 0x780000000 /* 30GB */
97#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x800000000
98#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x800000000
99#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x800000000
100#define CONFIG_SYS_FSL_DRAM_BASE3 0x8800000000
101#define CONFIG_SYS_FSL_DRAM_SIZE3 0x7800000000 /* 480GB */
Mingkai Hu0e58b512015-10-26 19:47:50 +0800102#endif
103
104struct sys_mmu_table {
105 u64 virt_addr;
106 u64 phys_addr;
107 u64 size;
108 u64 memory_type;
Alison Wange28e18c2015-11-05 11:15:49 +0800109 u64 attribute;
Mingkai Hu0e58b512015-10-26 19:47:50 +0800110};
111
112struct table_info {
113 u64 *ptr;
114 u64 table_base;
115 u64 entry_size;
116};
117
118static const struct sys_mmu_table early_mmu_table[] = {
119#ifdef CONFIG_FSL_LSCH3
120 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800121 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100122 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800123 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100124 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800125 /* For IFC Region #1, only the first 4MB is cache-enabled */
126 { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100127 CONFIG_SYS_FSL_IFC_SIZE1_1, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800128 { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
129 CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
130 CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100131 MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800132 { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100133 CONFIG_SYS_FSL_IFC_SIZE1, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800134 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun0804d562015-12-04 11:57:08 -0800135 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100136 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
York Sun97ceebd2015-11-25 14:56:40 -0800137 /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
138 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
139 CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100140 MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800141 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800142 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100143 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800144 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun0804d562015-12-04 11:57:08 -0800145 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100146 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800147#elif defined(CONFIG_FSL_LSCH2)
148 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800149 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100150 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800151 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100152 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800153 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800154 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100155 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Qianyu Gong138a36a2016-01-25 15:16:07 +0800156 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100157 CONFIG_SYS_FSL_QSPI_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800158 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100159 CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800160 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
Ed Swarthout2cfcf192016-03-28 16:16:01 -0500161 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
162 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800163 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
Ed Swarthout2cfcf192016-03-28 16:16:01 -0500164 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
165 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800166#endif
167};
168
169static const struct sys_mmu_table final_mmu_table[] = {
170#ifdef CONFIG_FSL_LSCH3
171 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800172 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100173 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800174 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100175 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800176 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun0804d562015-12-04 11:57:08 -0800177 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100178 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800179 { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
Alison Wange28e18c2015-11-05 11:15:49 +0800180 CONFIG_SYS_FSL_QSPI_SIZE2, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100181 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800182 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100183 CONFIG_SYS_FSL_IFC_SIZE2, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800184 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800185 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100186 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800187 { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800188 CONFIG_SYS_FSL_MC_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100189 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800190 { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800191 CONFIG_SYS_FSL_NI_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100192 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800193 /* For QBMAN portal, only the first 64MB is cache-enabled */
194 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800195 CONFIG_SYS_FSL_QBMAN_SIZE_1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100196 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN | PTE_BLOCK_NS },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800197 { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
198 CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
199 CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100200 MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800201 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800202 CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100203 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800204 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800205 CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100206 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800207 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800208 CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100209 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
York Suncbe8e1c2016-04-04 11:41:26 -0700210#ifdef CONFIG_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +0800211 { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800212 CONFIG_SYS_PCIE4_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100213 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800214#endif
215 { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800216 CONFIG_SYS_FSL_WRIOP1_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100217 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800218 { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800219 CONFIG_SYS_FSL_AIOP1_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100220 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800221 { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800222 CONFIG_SYS_FSL_PEBUF_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100223 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800224 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun0804d562015-12-04 11:57:08 -0800225 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100226 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800227#elif defined(CONFIG_FSL_LSCH2)
228 { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800229 CONFIG_SYS_FSL_BOOTROM_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100230 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800231 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800232 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100233 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800234 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100235 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800236 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800237 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100238 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800239 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800240 CONFIG_SYS_FSL_QSPI_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100241 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800242 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100243 CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800244 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
245 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100246 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800247 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800248 CONFIG_SYS_FSL_QBMAN_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100249 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800250 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
Ed Swarthout2cfcf192016-03-28 16:16:01 -0500251 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
252 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800253 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800254 CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100255 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800256 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800257 CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100258 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800259 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800260 CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100261 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800262 { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
Ed Swarthout2cfcf192016-03-28 16:16:01 -0500263 CONFIG_SYS_FSL_DRAM_SIZE3, MT_NORMAL,
264 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800265#endif
266};
267#endif
268
269int fsl_qoriq_core_to_cluster(unsigned int core);
270u32 cpu_mask(void);
271#endif /* _FSL_LAYERSCAPE_CPU_H */