blob: 53998fca457be3ccecaf23f3dba9548484534442 [file] [log] [blame]
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02001/*
2 * SPI flash internal definitions
3 *
4 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +05305 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
6 *
Jagannadha Sutradharudu Tekid1452702013-10-10 22:32:55 +05307 * SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02008 */
9
Jagannadha Sutradharudu Teki84fb8632013-10-10 22:14:09 +053010#ifndef _SF_INTERNAL_H_
11#define _SF_INTERNAL_H_
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020012
Simon Glassd34b4562014-10-13 23:42:04 -060013#include <linux/types.h>
14#include <linux/compiler.h>
15
16/* Dual SPI flash memories - see SPI_COMM_DUAL_... */
17enum spi_dual_flash {
18 SF_SINGLE_FLASH = 0,
19 SF_DUAL_STACKED_FLASH = 1 << 0,
20 SF_DUAL_PARALLEL_FLASH = 1 << 1,
21};
22
23/* Enum list - Full read commands */
24enum spi_read_cmds {
25 ARRAY_SLOW = 1 << 0,
Jagannadha Sutradharudu Teki29e63912014-12-12 19:36:11 +053026 ARRAY_FAST = 1 << 1,
27 DUAL_OUTPUT_FAST = 1 << 2,
28 DUAL_IO_FAST = 1 << 3,
29 QUAD_OUTPUT_FAST = 1 << 4,
30 QUAD_IO_FAST = 1 << 5,
Simon Glassd34b4562014-10-13 23:42:04 -060031};
32
Jagannadha Sutradharudu Teki29e63912014-12-12 19:36:11 +053033/* Normal - Extended - Full command set */
Jagan Teki79436122015-06-27 00:51:30 +053034#define RD_NORM (ARRAY_SLOW | ARRAY_FAST)
35#define RD_EXTN (RD_NORM | DUAL_OUTPUT_FAST | DUAL_IO_FAST)
36#define RD_FULL (RD_EXTN | QUAD_OUTPUT_FAST | QUAD_IO_FAST)
Simon Glassd34b4562014-10-13 23:42:04 -060037
38/* sf param flags */
39enum {
Marek Vasute0bdcb82015-08-03 01:28:56 +020040#ifdef CONFIG_SPI_FLASH_USE_4K_SECTORS
Simon Glassd34b4562014-10-13 23:42:04 -060041 SECT_4K = 1 << 0,
Marek Vasute0bdcb82015-08-03 01:28:56 +020042#else
43 SECT_4K = 0 << 0,
44#endif
Simon Glassd34b4562014-10-13 23:42:04 -060045 SECT_32K = 1 << 1,
46 E_FSR = 1 << 2,
Jagannadha Sutradharudu Teki7f0fd702014-12-12 19:36:14 +053047 SST_BP = 1 << 3,
Simon Glass52c62bb2014-12-12 19:36:12 +053048 SST_WP = 1 << 4,
Jagannadha Sutradharudu Teki7f0fd702014-12-12 19:36:14 +053049 WR_QPP = 1 << 5,
Simon Glassd34b4562014-10-13 23:42:04 -060050};
51
Jagannadha Sutradharudu Teki7f0fd702014-12-12 19:36:14 +053052#define SST_WR (SST_BP | SST_WP)
53
Jagan Teki4537cec2015-09-29 11:17:02 +053054enum spi_nor_option_flags {
55 SNOR_F_SST_WR = (1 << 0),
56};
57
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +053058#define SPI_FLASH_3B_ADDR_LEN 3
59#define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053060#define SPI_FLASH_16MB_BOUN 0x1000000
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020061
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053062/* CFI Manufacture ID's */
63#define SPI_FLASH_CFI_MFR_SPANSION 0x01
64#define SPI_FLASH_CFI_MFR_STMICRO 0x20
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053065#define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053066#define SPI_FLASH_CFI_MFR_WINBOND 0xef
67
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053068/* Erase commands */
69#define CMD_ERASE_4K 0x20
70#define CMD_ERASE_32K 0x52
71#define CMD_ERASE_CHIP 0xc7
72#define CMD_ERASE_64K 0xd8
73
74/* Write commands */
Mike Frysinger1302bec2012-01-28 16:26:03 -080075#define CMD_WRITE_STATUS 0x01
Mike Frysinger301e9b42011-04-25 06:58:29 +000076#define CMD_PAGE_PROGRAM 0x02
Mike Frysinger79112112011-04-25 06:59:53 +000077#define CMD_WRITE_DISABLE 0x04
Jagan Teki79436122015-06-27 00:51:30 +053078#define CMD_READ_STATUS 0x05
Jagannadha Sutradharudu Tekie0ebabc2014-01-11 15:13:11 +053079#define CMD_QUAD_PAGE_PROGRAM 0x32
Mike Frysingerb375ad92013-12-03 16:43:27 -070080#define CMD_READ_STATUS1 0x35
Mike Frysinger53421bb2011-01-10 02:20:13 -050081#define CMD_WRITE_ENABLE 0x06
Jagan Teki79436122015-06-27 00:51:30 +053082#define CMD_READ_CONFIG 0x35
83#define CMD_FLAG_STATUS 0x70
Mike Frysinger37e13bc2011-01-10 02:20:12 -050084
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053085/* Read commands */
86#define CMD_READ_ARRAY_SLOW 0x03
87#define CMD_READ_ARRAY_FAST 0x0b
Jagannadha Sutradharudu Teki02eee9a2014-01-11 15:10:28 +053088#define CMD_READ_DUAL_OUTPUT_FAST 0x3b
89#define CMD_READ_DUAL_IO_FAST 0xbb
Jagannadha Sutradharudu Tekie0ebabc2014-01-11 15:13:11 +053090#define CMD_READ_QUAD_OUTPUT_FAST 0x6b
Jagannadha Sutradharudu Teki45462302013-12-24 15:24:31 +053091#define CMD_READ_QUAD_IO_FAST 0xeb
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053092#define CMD_READ_ID 0x9f
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +053093
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +053094/* Bank addr access commands */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053095#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +053096# define CMD_BANKADDR_BRWR 0x17
97# define CMD_BANKADDR_BRRD 0x16
98# define CMD_EXTNADDR_WREAR 0xC5
99# define CMD_EXTNADDR_RDEAR 0xC8
100#endif
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +0530101
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500102/* Common status */
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +0530103#define STATUS_WIP (1 << 0)
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +0530104#define STATUS_QEB_WINSPAN (1 << 1)
Simon Glassd34b4562014-10-13 23:42:04 -0600105#define STATUS_QEB_MXIC (1 << 6)
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +0530106#define STATUS_PEC (1 << 7)
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500107
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530108/* Flash timeout values */
109#define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
Jagan Teki79436122015-06-27 00:51:30 +0530110#define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530111#define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
112
113/* SST specific */
114#ifdef CONFIG_SPI_FLASH_SST
Jagannadha Sutradharudu Tekif3b2dd82013-10-07 19:34:56 +0530115# define CMD_SST_BP 0x02 /* Byte Program */
Jagan Teki79436122015-06-27 00:51:30 +0530116# define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530117
118int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
119 const void *buf);
Bin Mengfcbfc172014-12-12 19:36:13 +0530120int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len,
121 const void *buf);
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530122#endif
123
Simon Glassd34b4562014-10-13 23:42:04 -0600124/**
125 * struct spi_flash_params - SPI/QSPI flash device params structure
126 *
127 * @name: Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO])
128 * @jedec: Device jedec ID (0x[1byte_manuf_id][2byte_dev_id])
129 * @ext_jedec: Device ext_jedec ID
Jagannadha Sutradharudu Tekidc1e3ae2015-04-27 21:04:15 +0530130 * @sector_size: Isn't necessarily a sector size from vendor,
131 * the size listed here is what works with CMD_ERASE_64K
Jagan Teki79436122015-06-27 00:51:30 +0530132 * @nr_sectors: No.of sectors on this device
Simon Glassd34b4562014-10-13 23:42:04 -0600133 * @e_rd_cmd: Enum list for read commands
134 * @flags: Important param, for flash specific behaviour
135 */
136struct spi_flash_params {
137 const char *name;
138 u32 jedec;
139 u16 ext_jedec;
140 u32 sector_size;
141 u32 nr_sectors;
142 u8 e_rd_cmd;
143 u16 flags;
144};
145
146extern const struct spi_flash_params spi_flash_params_table[];
147
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200148/* Send a single-byte command to the device and read the response */
149int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
150
151/*
152 * Send a multi-byte command to the device and read the response. Used
153 * for flash array reads, etc.
154 */
155int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
156 size_t cmd_len, void *data, size_t data_len);
157
158/*
159 * Send a multi-byte command to the device followed by (optional)
160 * data. Used for programming the flash array, etc.
161 */
162int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
163 const void *data, size_t data_len);
164
Mike Frysinger301e9b42011-04-25 06:58:29 +0000165
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530166/* Flash erase(sectors) operation, support all possible erase commands */
167int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530168
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530169/* Read the status register */
170int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs);
171
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530172/* Program the status register */
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +0530173int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws);
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530174
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530175/* Read the config register */
176int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc);
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +0530177
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530178/* Program the config register */
179int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc);
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530180
181/* Enable writing on the SPI flash */
Mike Frysinger8ec7f4c2011-04-23 23:05:55 +0000182static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
183{
184 return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
185}
186
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530187/* Disable writing on the SPI flash */
Mike Frysinger79112112011-04-25 06:59:53 +0000188static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
189{
190 return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
191}
192
193/*
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530194 * Send the read status command to the device and wait for the wip
195 * (write-in-progress) bit to clear itself.
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200196 */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530197int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout);
198
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530199/*
200 * Used for spi_flash write operation
201 * - SPI claim
202 * - spi_flash_cmd_write_enable
203 * - spi_flash_cmd_write
204 * - spi_flash_cmd_wait_ready
205 * - SPI release
206 */
207int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
208 size_t cmd_len, const void *buf, size_t buf_len);
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500209
210/*
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530211 * Flash write operation, support all possible write commands.
212 * Write the requested data out breaking it up into multiple write
213 * commands as needed per the write size.
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500214 */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530215int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
216 size_t len, const void *buf);
217
218/*
219 * Same as spi_flash_cmd_read() except it also claims/releases the SPI
220 * bus. Used as common part of the ->read() operation.
221 */
222int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
223 size_t cmd_len, void *data, size_t data_len);
224
225/* Flash read operation, support all possible read commands */
226int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
227 size_t len, void *data);
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500228
Daniel Schwierzeck06cfc032015-04-27 07:42:04 +0200229#ifdef CONFIG_SPI_FLASH_MTD
230int spi_flash_mtd_register(struct spi_flash *flash);
231void spi_flash_mtd_unregister(void);
232#endif
233
Jagannadha Sutradharudu Teki84fb8632013-10-10 22:14:09 +0530234#endif /* _SF_INTERNAL_H_ */