blob: 8b10a6cfef94362a1fc0cfc3f078639098dd35f1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Jon Loeliger3b971c92007-10-16 15:26:51 -05002/*
Timur Tabi32f709e2011-04-11 14:18:22 -05003 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Jon Loeliger3b971c92007-10-16 15:26:51 -05004 */
5
6/*
7 * MPC8610HPCD board configuration file
Jon Loeliger3b971c92007-10-16 15:26:51 -05008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/* High Level Configuration Options */
Jon Loeliger3b971c92007-10-16 15:26:51 -050014#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
15
York Sun59e74682007-10-31 14:59:04 -050016/* video */
Timur Tabi32f709e2011-04-11 14:18:22 -050017#define CONFIG_FSL_DIU_FB
18
Timur Tabi020edd22011-02-15 17:09:19 -060019#ifdef CONFIG_FSL_DIU_FB
20#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
Timur Tabie6044632010-08-31 19:56:43 -050021#define CONFIG_VIDEO_LOGO
22#define CONFIG_VIDEO_BMP_LOGO
York Sun59e74682007-10-31 14:59:04 -050023#endif
24
Jon Loeliger3b971c92007-10-16 15:26:51 -050025#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger3b971c92007-10-16 15:26:51 -050027#endif
28
Becky Bruced1cb6cb2008-11-03 15:44:01 -060029/*
30 * virtual address to be used for temporary mappings. There
31 * should be 128k free at this VA.
32 */
33#define CONFIG_SYS_SCRATCH_VA 0xc0000000
34
Robert P. J. Daya8099812016-05-03 19:52:49 -040035#define CONFIG_PCI1 1 /* PCI controller 1 */
Jon Loeliger3b971c92007-10-16 15:26:51 -050036#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
37#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
38#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000039#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050040#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger3b971c92007-10-16 15:26:51 -050041
42#define CONFIG_ENV_OVERWRITE
Jon Loeliger3b971c92007-10-16 15:26:51 -050043#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
44
Peter Tyser86dee4a2010-10-07 22:32:48 -050045#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Jon Loeliger3b971c92007-10-16 15:26:51 -050046#define CONFIG_ALTIVEC 1
47
48/*
49 * L2CR setup -- make sure this is right for your board!
50 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_L2
Jon Loeliger3b971c92007-10-16 15:26:51 -050052#define L2_INIT 0
York Sunb7145172007-10-29 13:58:39 -050053#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger3b971c92007-10-16 15:26:51 -050054
55#ifndef CONFIG_SYS_CLK_FREQ
56#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
57#endif
58
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
60#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger3b971c92007-10-16 15:26:51 -050061
62/*
63 * Base addresses -- Note these are effective addresses where the
64 * actual resources get mapped (not physical addresses)
65 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
67#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger3b971c92007-10-16 15:26:51 -050068
Jon Loeligerab6960f2008-11-20 14:02:56 -060069#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
70#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaa37b9ce2009-08-05 07:59:35 -050071#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerab6960f2008-11-20 14:02:56 -060072
Jon Loeliger54634b42008-08-26 15:01:36 -050073/* DDR Setup */
Jon Loeliger54634b42008-08-26 15:01:36 -050074#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
75#define CONFIG_DDR_SPD
76
77#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
78#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
79
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
81#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -060082#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jon Loeliger3b971c92007-10-16 15:26:51 -050083#define CONFIG_VERY_BIG_RAM
84
Jon Loeliger54634b42008-08-26 15:01:36 -050085#define CONFIG_DIMM_SLOTS_PER_CTLR 1
86#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
87
Kumar Galac68e86c2011-01-31 22:18:47 -060088#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jon Loeliger3b971c92007-10-16 15:26:51 -050089
Jon Loeliger54634b42008-08-26 15:01:36 -050090/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger3b971c92007-10-16 15:26:51 -050092
93#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
95#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
96#define CONFIG_SYS_DDR_TIMING_3 0x00000000
97#define CONFIG_SYS_DDR_TIMING_0 0x00260802
98#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
99#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
100#define CONFIG_SYS_DDR_MODE_1 0x00480432
101#define CONFIG_SYS_DDR_MODE_2 0x00000000
102#define CONFIG_SYS_DDR_INTERVAL 0x06180100
103#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
104#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
105#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
106#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
107#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
108#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger3b971c92007-10-16 15:26:51 -0500109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
111#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
112#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger54634b42008-08-26 15:01:36 -0500113
Jon Loeliger3b971c92007-10-16 15:26:51 -0500114#endif
Jon Loeliger54634b42008-08-26 15:01:36 -0500115
Jon Loeliger4eab6232008-01-15 13:42:41 -0600116#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200118#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
120#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger3b971c92007-10-16 15:26:51 -0500121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
123#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger3b971c92007-10-16 15:26:51 -0500126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
128#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
131#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500132#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_BR2_PRELIM 0xf0000000
134#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500135#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
137#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500138
Jason Jin33df3e22007-10-29 19:26:21 +0800139#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500140#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
141#define PIXIS_ID 0x0 /* Board ID at offset 0 */
142#define PIXIS_VER 0x1 /* Board version at offset 1 */
143#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
144#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
145#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
146#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Sunb7145172007-10-29 13:58:39 -0500147#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500148#define PIXIS_VCTL 0x10 /* VELA Control Register */
149#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
150#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
151#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
152#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
153#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
154#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
155#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Timur Tabi7ba8b322010-03-31 17:44:13 -0500156#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
159#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#undef CONFIG_SYS_FLASH_CHECKSUM
162#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
163#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200164#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600165#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger3b971c92007-10-16 15:26:51 -0500168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
170#define CONFIG_SYS_RAMBOOT
Jon Loeliger3b971c92007-10-16 15:26:51 -0500171#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#undef CONFIG_SYS_RAMBOOT
Jon Loeliger3b971c92007-10-16 15:26:51 -0500173#endif
174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500176#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger3b971c92007-10-16 15:26:51 -0500178#endif
179
180#undef CONFIG_CLOCKS_IN_MHZ
181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_INIT_RAM_LOCK 1
183#ifndef CONFIG_SYS_INIT_RAM_LOCK
184#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500185#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500187#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200188#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500189
Wolfgang Denk0191e472010-10-26 14:34:52 +0200190#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger3b971c92007-10-16 15:26:51 -0500192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
194#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500195
196/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_NS16550_SERIAL
198#define CONFIG_SYS_NS16550_REG_SIZE 1
199#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500202 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
205#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500206
Jon Loeliger3b971c92007-10-16 15:26:51 -0500207/* maximum size of the flat tree (8K) */
208#define OF_FLAT_TREE_MAX_SIZE 8192
209
Jon Loeliger3b971c92007-10-16 15:26:51 -0500210/*
211 * I2C
212 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200213#define CONFIG_SYS_I2C
214#define CONFIG_SYS_I2C_FSL
215#define CONFIG_SYS_FSL_I2C_SPEED 400000
216#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
217#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
218#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger3b971c92007-10-16 15:26:51 -0500219
220/*
221 * General PCI
222 * Addresses are mapped 1-1.
223 */
Becky Bruce47d20df2008-12-03 22:36:44 -0600224#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
225#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
226#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600228#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
Becky Bruce47d20df2008-12-03 22:36:44 -0600230#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500232
Jon Loeliger3b971c92007-10-16 15:26:51 -0500233/* controller 1, Base address 0xa000 */
Kumar Galad0142ce2010-12-17 10:42:33 -0600234#define CONFIG_SYS_PCIE1_NAME "ULI"
Becky Bruce47d20df2008-12-03 22:36:44 -0600235#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
236#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600238#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
240#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500241
242/* controller 2, Base Address 0x9000 */
Kumar Galad0142ce2010-12-17 10:42:33 -0600243#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Becky Bruce47d20df2008-12-03 22:36:44 -0600244#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
245#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600247#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
249#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500250
Jon Loeliger3b971c92007-10-16 15:26:51 -0500251#if defined(CONFIG_PCI)
252
253#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
254
Roy Zang4ef10e52008-01-15 16:38:38 +0800255#define CONFIG_ULI526X
Jon Loeliger3b971c92007-10-16 15:26:51 -0500256
Jon Loeliger3b971c92007-10-16 15:26:51 -0500257/************************************************************
258 * USB support
259 ************************************************************/
York Sun59e74682007-10-31 14:59:04 -0500260#define CONFIG_PCI_OHCI 1
261#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
263#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
264#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger3b971c92007-10-16 15:26:51 -0500265
266#if !defined(CONFIG_PCI_PNP)
267#define PCI_ENET0_IOADDR 0xe0000000
268#define PCI_ENET0_MEMADDR 0xe0000000
269#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
270#endif
271
Jon Loeliger3b971c92007-10-16 15:26:51 -0500272#ifdef CONFIG_SCSI_AHCI
273#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
275#define CONFIG_SYS_SCSI_MAX_LUN 1
276#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500277#endif
278
279#endif /* CONFIG_PCI */
280
281/*
282 * BAT0 2G Cacheable, non-guarded
283 * 0x0000_0000 2G DDR
284 */
Timur Tabi107e9cd2010-03-29 12:51:07 -0500285#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
286#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500287
288/*
289 * BAT1 1G Cache-inhibited, guarded
290 * 0x8000_0000 256M PCI-1 Memory
291 * 0xa000_0000 256M PCI-Express 1 Memory
292 * 0x9000_0000 256M PCI-Express 2 Memory
293 */
294
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500296 | BATL_GUARDEDSTORAGE)
Becky Bruce47d20df2008-12-03 22:36:44 -0600297#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
299#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500300
301/*
Jason Jin80dff482007-10-26 18:31:59 +0800302 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger3b971c92007-10-16 15:26:51 -0500303 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger3b971c92007-10-16 15:26:51 -0500304 */
305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500307 | BATL_GUARDEDSTORAGE)
Becky Bruce47d20df2008-12-03 22:36:44 -0600308#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
310#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500311
312/*
Becky Bruce7e554a32008-11-02 18:19:32 -0600313 * BAT3 4M Cache-inhibited, guarded
314 * 0xe000_0000 4M CCSR
Jon Loeliger3b971c92007-10-16 15:26:51 -0500315 */
316
Becky Bruce7e554a32008-11-02 18:19:32 -0600317#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500318 | BATL_GUARDEDSTORAGE)
Becky Bruce7e554a32008-11-02 18:19:32 -0600319#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
320#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500322
Jon Loeligerab6960f2008-11-20 14:02:56 -0600323#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
324#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
325 | BATL_PP_RW | BATL_CACHEINHIBIT \
326 | BATL_GUARDEDSTORAGE)
327#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
328 | BATU_BL_1M | BATU_VS | BATU_VP)
329#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
330 | BATL_PP_RW | BATL_CACHEINHIBIT)
331#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
332#endif
333
Jon Loeliger3b971c92007-10-16 15:26:51 -0500334/*
Becky Bruce7e554a32008-11-02 18:19:32 -0600335 * BAT4 32M Cache-inhibited, guarded
336 * 0xe200_0000 1M PCI-Express 2 I/O
337 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger3b971c92007-10-16 15:26:51 -0500338 */
Becky Bruce7e554a32008-11-02 18:19:32 -0600339
340#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500341 | BATL_GUARDEDSTORAGE)
Becky Bruce7e554a32008-11-02 18:19:32 -0600342#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
343#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500345
346/*
347 * BAT5 128K Cacheable, non-guarded
348 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
349 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
351#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
352#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
353#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500354
355/*
356 * BAT6 256M Cache-inhibited, guarded
357 * 0xf000_0000 256M FLASH
358 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500360 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
362#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
363#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500364
Becky Bruce2a978672008-11-05 14:55:35 -0600365/* Map the last 1M of flash where we're running from reset */
366#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
367 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200368#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600369#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
370 | BATL_MEMCOHERENCE)
371#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
372
Jon Loeliger3b971c92007-10-16 15:26:51 -0500373/*
374 * BAT7 4M Cache-inhibited, guarded
375 * 0xe800_0000 4M PIXIS
376 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500378 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
380#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
381#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500382
Jon Loeliger3b971c92007-10-16 15:26:51 -0500383/*
384 * Environment
385 */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500386
387#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500389
Jon Loeliger3b971c92007-10-16 15:26:51 -0500390/*
391 * BOOTP options
392 */
393#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger3b971c92007-10-16 15:26:51 -0500394
Jon Loeliger3b971c92007-10-16 15:26:51 -0500395/*
396 * Command line configuration.
397 */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500398
Jason Jin6c71b942008-05-13 11:50:36 +0800399#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500401
402/*
403 * Miscellaneous configurable options
404 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500406
Jon Loeliger3b971c92007-10-16 15:26:51 -0500407/*
408 * For booting Linux, the board info and command line data
409 * have to be in the first 8 MB of memory, since this is
410 * the maximum mapped by the Linux kernel during initialization.
411 */
Scott Wood0c431f72016-07-19 17:51:55 -0500412#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
413#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500414
Jon Loeliger3b971c92007-10-16 15:26:51 -0500415#if defined(CONFIG_CMD_KGDB)
416#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500417#endif
418
419/*
420 * Environment Configuration
421 */
422#define CONFIG_IPADDR 192.168.1.100
423
Mario Six790d8442018-03-28 14:38:20 +0200424#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000425#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000426#define CONFIG_BOOTFILE "uImage"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500427#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
428
429#define CONFIG_SERVERIP 192.168.1.1
430#define CONFIG_GATEWAYIP 192.168.1.1
431#define CONFIG_NETMASK 255.255.255.0
432
433/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500434#define CONFIG_LOADADDR 0x10000000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500435
Jon Loeliger3b971c92007-10-16 15:26:51 -0500436#if defined(CONFIG_PCI1)
437#define PCI_ENV \
438 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
439 "echo e;md ${a}e00 9\0" \
440 "pci1regs=setenv a e0008; run pcireg\0" \
441 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
442 "pci d.w $b.0 56 1\0" \
443 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
444 "pci w.w $b.0 56 ffff\0" \
445 "pci1err=setenv a e0008; run pcierr\0" \
446 "pci1errc=setenv a e0008; run pcierrc\0"
447#else
448#define PCI_ENV ""
449#endif
450
451#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
452#define PCIE_ENV \
453 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
454 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
455 "pcie1regs=setenv a e000a; run pciereg\0" \
456 "pcie2regs=setenv a e0009; run pciereg\0" \
457 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
458 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
459 "pci d $b.0 130 1\0" \
460 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
461 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
462 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
463 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
464 "pcie1err=setenv a e000a; run pcieerr\0" \
465 "pcie2err=setenv a e0009; run pcieerr\0" \
466 "pcie1errc=setenv a e000a; run pcieerrc\0" \
467 "pcie2errc=setenv a e0009; run pcieerrc\0"
468#else
469#define PCIE_ENV ""
470#endif
471
472#define DMA_ENV \
473 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
474 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
475 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
476 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
477 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
478 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
479 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
480 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
481
York Sun98698c32007-10-29 13:57:53 -0500482#ifdef ENV_DEBUG
Jon Loeliger3b971c92007-10-16 15:26:51 -0500483#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200484"netdev=eth0\0" \
485"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
486"tftpflash=tftpboot $loadaddr $uboot; " \
487 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
488 " +$filesize; " \
489 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
490 " +$filesize; " \
491 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
492 " $filesize; " \
493 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
494 " +$filesize; " \
495 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
496 " $filesize\0" \
497"consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500498"ramdiskaddr=0x18000000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200499"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500500"fdtaddr=0x17c00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200501"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
502"bdev=sda3\0" \
503"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
504"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
505"maxcpus=1" \
506"eoi=mw e00400b0 0\0" \
507"iack=md e00400a0 1\0" \
508"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500509 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
510 "md ${a}f00 5\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200511"ddr1regs=setenv a e0002; run ddrreg\0" \
512"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500513 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
514 "md ${a}e60 1; md ${a}ef0 1d\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200515"guregs=setenv a e00e0; run gureg\0" \
516"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
517"mcmregs=setenv a e0001; run mcmreg\0" \
518"diuregs=md e002c000 1d\0" \
519"dium=mw e002c01c\0" \
520"diuerr=md e002c014 1\0" \
521"pmregs=md e00e1000 2b\0" \
522"lawregs=md e0000c08 4b\0" \
523"lbcregs=md e0005000 36\0" \
524"dma0regs=md e0021100 12\0" \
525"dma1regs=md e0021180 12\0" \
526"dma2regs=md e0021200 12\0" \
527"dma3regs=md e0021280 12\0" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500528 PCI_ENV \
529 PCIE_ENV \
530 DMA_ENV
York Sun98698c32007-10-29 13:57:53 -0500531#else
Marek Vasut0b3176c2012-09-23 17:41:24 +0200532#define CONFIG_EXTRA_ENV_SETTINGS \
533 "netdev=eth0\0" \
534 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
535 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500536 "ramdiskaddr=0x18000000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200537 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500538 "fdtaddr=0x17c00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200539 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
540 "bdev=sda3\0"
York Sun98698c32007-10-29 13:57:53 -0500541#endif
Jon Loeliger3b971c92007-10-16 15:26:51 -0500542
543#define CONFIG_NFSBOOTCOMMAND \
544 "setenv bootargs root=/dev/nfs rw " \
545 "nfsroot=$serverip:$rootpath " \
546 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
547 "console=$consoledev,$baudrate $othbootargs;" \
548 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600549 "tftp $fdtaddr $fdtfile;" \
550 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500551
552#define CONFIG_RAMBOOTCOMMAND \
553 "setenv bootargs root=/dev/ram rw " \
554 "console=$consoledev,$baudrate $othbootargs;" \
555 "tftp $ramdiskaddr $ramdiskfile;" \
556 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600557 "tftp $fdtaddr $fdtfile;" \
558 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500559
560#define CONFIG_BOOTCOMMAND \
561 "setenv bootargs root=/dev/$bdev rw " \
562 "console=$consoledev,$baudrate $othbootargs;" \
563 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600564 "tftp $fdtaddr $fdtfile;" \
565 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500566
567#endif /* __CONFIG_H */