blob: 5a338f743a32913d7691ab39c34c3c4def06241d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu07886942013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liu07886942013-11-22 17:39:11 +08005 */
6
7/*
Shengzhou Liu031228a2014-02-21 13:16:19 +08008 * T2080/T2081 QDS board configuration file
Shengzhou Liu07886942013-11-22 17:39:11 +08009 */
10
Shengzhou Liu031228a2014-02-21 13:16:19 +080011#ifndef __T208xQDS_H
12#define __T208xQDS_H
Shengzhou Liu07886942013-11-22 17:39:11 +080013
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu07886942013-11-22 17:39:11 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
York Sune20c6852016-11-21 12:54:19 -080017#if defined(CONFIG_ARCH_T2080)
Shengzhou Liu07886942013-11-22 17:39:11 +080018#define CONFIG_FSL_SATA_V2
19#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
20#define CONFIG_SRIO1 /* SRIO port 1 */
21#define CONFIG_SRIO2 /* SRIO port 2 */
Shengzhou Liu031228a2014-02-21 13:16:19 +080022#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080023
24/* High Level Configuration Options */
Shengzhou Liu07886942013-11-22 17:39:11 +080025#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu07886942013-11-22 17:39:11 +080026#define CONFIG_ENABLE_36BIT_PHYS
27
Shengzhou Liu07886942013-11-22 17:39:11 +080028#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080029#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu07886942013-11-22 17:39:11 +080030
31#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080032#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080033#define CONFIG_SPL_PAD_TO 0x40000
34#define CONFIG_SPL_MAX_SIZE 0x28000
35#define RESET_VECTOR_OFFSET 0x27FFC
36#define BOOT_PAGE_OFFSET 0x27000
37#ifdef CONFIG_SPL_BUILD
38#define CONFIG_SPL_SKIP_RELOCATE
39#define CONFIG_SPL_COMMON_INIT_DDR
40#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080041#endif
42
Miquel Raynald0935362019-10-03 19:50:03 +020043#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080044#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
45#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
46#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080047#endif
48
49#ifdef CONFIG_SPIFLASH
50#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080051#define CONFIG_SPL_SPI_FLASH_MINIMAL
52#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
53#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
54#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
55#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080056#ifndef CONFIG_SPL_BUILD
57#define CONFIG_SYS_MPC85XX_NO_RESETVEC
58#endif
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080059#endif
60
61#ifdef CONFIG_SDCARD
62#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080063#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
64#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
65#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
66#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080067#ifndef CONFIG_SPL_BUILD
68#define CONFIG_SYS_MPC85XX_NO_RESETVEC
69#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080070#endif
71
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080072#endif /* CONFIG_RAMBOOT_PBL */
73
Shengzhou Liu07886942013-11-22 17:39:11 +080074#define CONFIG_SRIO_PCIE_BOOT_MASTER
75#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
76/* Set 1M boot space */
77#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
78#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
79 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
80#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu07886942013-11-22 17:39:11 +080081#endif
82
Shengzhou Liu07886942013-11-22 17:39:11 +080083#ifndef CONFIG_RESET_VECTOR_ADDRESS
84#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
85#endif
86
87/*
88 * These can be toggled for performance analysis, otherwise use default.
89 */
90#define CONFIG_SYS_CACHE_STASHING
Shengzhou Liu07886942013-11-22 17:39:11 +080091#ifdef CONFIG_DDR_ECC
Shengzhou Liu07886942013-11-22 17:39:11 +080092#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
93#endif
94
Shengzhou Liu07886942013-11-22 17:39:11 +080095/*
96 * Config the L3 Cache as L3 SRAM
97 */
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080098#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
99#define CONFIG_SYS_L3_SIZE (512 << 10)
100#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500101#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800102#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
103#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
104#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800105
106#define CONFIG_SYS_DCSRBAR 0xf0000000
107#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
108
109/* EEPROM */
Shengzhou Liu07886942013-11-22 17:39:11 +0800110#define CONFIG_SYS_I2C_EEPROM_NXID
111#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu07886942013-11-22 17:39:11 +0800112
113/*
114 * DDR Setup
115 */
116#define CONFIG_VERY_BIG_RAM
117#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
118#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liu07886942013-11-22 17:39:11 +0800119#define CONFIG_SYS_SPD_BUS_NUM 0
120#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
121#define SPD_EEPROM_ADDRESS1 0x51
122#define SPD_EEPROM_ADDRESS2 0x52
123#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
124#define CTRL_INTLV_PREFERED cacheline
125
126/*
127 * IFC Definitions
128 */
129#define CONFIG_SYS_FLASH_BASE 0xe0000000
130#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
131#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
132#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
133 + 0x8000000) | \
134 CSPR_PORT_SIZE_16 | \
135 CSPR_MSEL_NOR | \
136 CSPR_V)
137#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
138#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
139 CSPR_PORT_SIZE_16 | \
140 CSPR_MSEL_NOR | \
141 CSPR_V)
142#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
143/* NOR Flash Timing Params */
144#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
145
146#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
147 FTIM0_NOR_TEADC(0x5) | \
148 FTIM0_NOR_TEAHC(0x5))
149#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
150 FTIM1_NOR_TRAD_NOR(0x1A) |\
151 FTIM1_NOR_TSEQRAD_NOR(0x13))
152#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
153 FTIM2_NOR_TCH(0x4) | \
154 FTIM2_NOR_TWPH(0x0E) | \
155 FTIM2_NOR_TWP(0x1c))
156#define CONFIG_SYS_NOR_FTIM3 0x0
157
158#define CONFIG_SYS_FLASH_QUIET_TEST
159#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
160
Shengzhou Liu07886942013-11-22 17:39:11 +0800161#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
162#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
163#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
164
165#define CONFIG_SYS_FLASH_EMPTY_INFO
166#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
167 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
168
Shengzhou Liu07886942013-11-22 17:39:11 +0800169#define QIXIS_BASE 0xffdf0000
170#define QIXIS_LBMAP_SWITCH 6
171#define QIXIS_LBMAP_MASK 0x0f
172#define QIXIS_LBMAP_SHIFT 0
173#define QIXIS_LBMAP_DFLTBANK 0x00
174#define QIXIS_LBMAP_ALTBANK 0x04
York Sun23b3df92016-04-07 09:52:11 -0700175#define QIXIS_LBMAP_NAND 0x09
176#define QIXIS_LBMAP_SD 0x00
177#define QIXIS_RCW_SRC_NAND 0x104
178#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liu07886942013-11-22 17:39:11 +0800179#define QIXIS_RST_CTL_RESET 0x83
180#define QIXIS_RST_FORCE_MEM 0x1
181#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
182#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
183#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
184#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
185
186#define CONFIG_SYS_CSPR3_EXT (0xf)
187#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
188 | CSPR_PORT_SIZE_8 \
189 | CSPR_MSEL_GPCM \
190 | CSPR_V)
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000191#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800192#define CONFIG_SYS_CSOR3 0x0
193/* QIXIS Timing parameters for IFC CS3 */
194#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
195 FTIM0_GPCM_TEADC(0x0e) | \
196 FTIM0_GPCM_TEAHC(0x0e))
197#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
198 FTIM1_GPCM_TRAD(0x3f))
199#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liubdfeaf62014-03-06 15:07:39 +0800200 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liu07886942013-11-22 17:39:11 +0800201 FTIM2_GPCM_TWP(0x1f))
202#define CONFIG_SYS_CS3_FTIM3 0x0
203
204/* NAND Flash on IFC */
Shengzhou Liu07886942013-11-22 17:39:11 +0800205#define CONFIG_SYS_NAND_BASE 0xff800000
206#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
207
208#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
209#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
210 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
211 | CSPR_MSEL_NAND /* MSEL = NAND */ \
212 | CSPR_V)
213#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
214
215#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
216 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
217 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
218 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
219 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
220 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
221 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
222
Shengzhou Liu07886942013-11-22 17:39:11 +0800223/* ONFI NAND Flash mode0 Timing Params */
224#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
225 FTIM0_NAND_TWP(0x18) | \
226 FTIM0_NAND_TWCHT(0x07) | \
227 FTIM0_NAND_TWH(0x0a))
228#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
229 FTIM1_NAND_TWBE(0x39) | \
230 FTIM1_NAND_TRR(0x0e) | \
231 FTIM1_NAND_TRP(0x18))
232#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
233 FTIM2_NAND_TREH(0x0a) | \
234 FTIM2_NAND_TWHRE(0x1e))
235#define CONFIG_SYS_NAND_FTIM3 0x0
236
237#define CONFIG_SYS_NAND_DDR_LAW 11
238#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
239#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu07886942013-11-22 17:39:11 +0800240
Miquel Raynald0935362019-10-03 19:50:03 +0200241#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu07886942013-11-22 17:39:11 +0800242#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
243#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
244#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
245#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
246#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
247#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
248#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
249#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800250#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
251#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
252#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
253#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
254#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
255#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
256#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
257#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
258#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
259#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
Shengzhou Liu07886942013-11-22 17:39:11 +0800260#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
261#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
262#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
263#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
264#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
265#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
266#else
267#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
268#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
269#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
270#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
271#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
272#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
273#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
274#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800275#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
276#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
277#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
278#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
279#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
280#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
281#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
282#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liu07886942013-11-22 17:39:11 +0800283#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
284#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
285#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
286#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
287#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
288#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
289#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
290#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
291#endif
Shengzhou Liu07886942013-11-22 17:39:11 +0800292
293#if defined(CONFIG_RAMBOOT_PBL)
294#define CONFIG_SYS_RAMBOOT
295#endif
296
Shengzhou Liu07886942013-11-22 17:39:11 +0800297#define CONFIG_HWCONFIG
298
299/* define to use L1 as initial stack */
300#define CONFIG_L1_INIT_RAM
301#define CONFIG_SYS_INIT_RAM_LOCK
302#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
303#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700304#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu07886942013-11-22 17:39:11 +0800305/* The assembler doesn't like typecast */
306#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
307 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
308 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
309#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
310#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
311 GENERATED_GBL_DATA_SIZE)
312#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530313#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800314
315/*
316 * Serial Port
317 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800318#define CONFIG_SYS_NS16550_SERIAL
319#define CONFIG_SYS_NS16550_REG_SIZE 1
320#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
321#define CONFIG_SYS_BAUDRATE_TABLE \
322 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
323#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
324#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
325#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
326#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
327
Shengzhou Liu07886942013-11-22 17:39:11 +0800328/*
329 * I2C
330 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800331
Shengzhou Liu07886942013-11-22 17:39:11 +0800332#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
333#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
334#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
335#define I2C_MUX_CH_DEFAULT 0x8
336
Ying Zhang8876a512014-10-31 18:06:18 +0800337#define I2C_MUX_CH_VOL_MONITOR 0xa
338
339/* Voltage monitor on channel 2*/
340#define I2C_VOL_MONITOR_ADDR 0x40
341#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
342#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
343#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
344
Ying Zhang8876a512014-10-31 18:06:18 +0800345/* The lowest and highest voltage allowed for T208xQDS */
346#define VDD_MV_MIN 819
347#define VDD_MV_MAX 1212
Shengzhou Liu07886942013-11-22 17:39:11 +0800348
349/*
350 * RapidIO
351 */
352#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
353#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
354#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
355#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
356#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
357#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
358/*
359 * for slave u-boot IMAGE instored in master memory space,
360 * PHYS must be aligned based on the SIZE
361 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800362#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
363#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
364#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
365#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800366/*
367 * for slave UCODE and ENV instored in master memory space,
368 * PHYS must be aligned based on the SIZE
369 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800370#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800371#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
372#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
373
374/* slave core release by master*/
375#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
376#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
377
378/*
379 * SRIO_PCIE_BOOT - SLAVE
380 */
381#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
382#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
383#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
384 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
385#endif
386
387/*
388 * eSPI - Enhanced SPI
389 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800390
391/*
392 * General PCI
393 * Memory space is mapped 1-1, but I/O space must start from 0.
394 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400395#define CONFIG_PCIE1 /* PCIE controller 1 */
396#define CONFIG_PCIE2 /* PCIE controller 2 */
397#define CONFIG_PCIE3 /* PCIE controller 3 */
398#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800399/* controller 1, direct to uli, tgtid 3, Base address 20000 */
400#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800401#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800402#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800403#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800404
405/* controller 2, Slot 2, tgtid 2, Base address 201000 */
406#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800407#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800408#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu07886942013-11-22 17:39:11 +0800409#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800410
411/* controller 3, Slot 1, tgtid 1, Base address 202000 */
412#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800413#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800414#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu07886942013-11-22 17:39:11 +0800415#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800416
417/* controller 4, Base address 203000 */
418#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800419#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800420#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800421
422#ifdef CONFIG_PCI
Shengzhou Liu07886942013-11-22 17:39:11 +0800423#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu07886942013-11-22 17:39:11 +0800424#endif
425
426/* Qman/Bman */
427#ifndef CONFIG_NOBQFMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800428#define CONFIG_SYS_BMAN_NUM_PORTALS 18
429#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
430#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
431#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500432#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
433#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
434#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
435#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
436#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
437 CONFIG_SYS_BMAN_CENA_SIZE)
438#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
439#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800440#define CONFIG_SYS_QMAN_NUM_PORTALS 18
441#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
442#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
443#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500444#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
445#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
446#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
447#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
448#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
449 CONFIG_SYS_QMAN_CENA_SIZE)
450#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
451#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800452
453#define CONFIG_SYS_DPAA_FMAN
454#define CONFIG_SYS_DPAA_PME
455#define CONFIG_SYS_PMAN
456#define CONFIG_SYS_DPAA_DCE
457#define CONFIG_SYS_DPAA_RMAN /* RMan */
458#define CONFIG_SYS_INTERLAKEN
459
Shengzhou Liu07886942013-11-22 17:39:11 +0800460#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
461#endif /* CONFIG_NOBQFMAN */
462
463#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800464#define RGMII_PHY1_ADDR 0x1
465#define RGMII_PHY2_ADDR 0x2
466#define FM1_10GEC1_PHY_ADDR 0x3
467#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
468#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
469#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
470#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
471#endif
472
Shengzhou Liu07886942013-11-22 17:39:11 +0800473/*
474 * SATA
475 */
476#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liu07886942013-11-22 17:39:11 +0800477#define CONFIG_SATA1
478#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
479#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
480#define CONFIG_SATA2
481#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
482#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
483#define CONFIG_LBA48
Shengzhou Liu07886942013-11-22 17:39:11 +0800484#endif
485
486/*
487 * USB
488 */
Tom Riniceed5d22017-05-12 22:33:27 -0400489#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liu07886942013-11-22 17:39:11 +0800490#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu07886942013-11-22 17:39:11 +0800491#define CONFIG_HAS_FSL_DR_USB
492#endif
493
494/*
495 * SDHC
496 */
497#ifdef CONFIG_MMC
Shengzhou Liu07886942013-11-22 17:39:11 +0800498#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
499#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liu07886942013-11-22 17:39:11 +0800500#endif
501
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800502/*
503 * Dynamic MTD Partition support with mtdparts
504 */
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800505
Shengzhou Liu07886942013-11-22 17:39:11 +0800506/*
507 * Environment
508 */
509#define CONFIG_LOADS_ECHO /* echo on for serial download */
510#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
511
512/*
Shengzhou Liu07886942013-11-22 17:39:11 +0800513 * Miscellaneous configurable options
514 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800515
516/*
517 * For booting Linux, the board info and command line data
518 * have to be in the first 64 MB of memory, since this is
519 * the maximum mapped by the Linux kernel during initialization.
520 */
521#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
522#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
523
Shengzhou Liu07886942013-11-22 17:39:11 +0800524/*
525 * Environment Configuration
526 */
527#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liu07886942013-11-22 17:39:11 +0800528#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
529
Shengzhou Liu07886942013-11-22 17:39:11 +0800530#define __USB_PHY_TYPE utmi
531
532#define CONFIG_EXTRA_ENV_SETTINGS \
533 "hwconfig=fsl_ddr:" \
534 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
535 "bank_intlv=auto;" \
536 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
537 "netdev=eth0\0" \
538 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
539 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
540 "tftpflash=tftpboot $loadaddr $uboot && " \
541 "protect off $ubootaddr +$filesize && " \
542 "erase $ubootaddr +$filesize && " \
543 "cp.b $loadaddr $ubootaddr $filesize && " \
544 "protect on $ubootaddr +$filesize && " \
545 "cmp.b $loadaddr $ubootaddr $filesize\0" \
546 "consoledev=ttyS0\0" \
547 "ramdiskaddr=2000000\0" \
548 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500549 "fdtaddr=1e00000\0" \
Shengzhou Liu07886942013-11-22 17:39:11 +0800550 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500551 "bdev=sda3\0"
Shengzhou Liu07886942013-11-22 17:39:11 +0800552
553/*
554 * For emulation this causes u-boot to jump to the start of the
555 * proof point app code automatically
556 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400557#define PROOF_POINTS \
Shengzhou Liu07886942013-11-22 17:39:11 +0800558 "setenv bootargs root=/dev/$bdev rw " \
559 "console=$consoledev,$baudrate $othbootargs;" \
560 "cpu 1 release 0x29000000 - - -;" \
561 "cpu 2 release 0x29000000 - - -;" \
562 "cpu 3 release 0x29000000 - - -;" \
563 "cpu 4 release 0x29000000 - - -;" \
564 "cpu 5 release 0x29000000 - - -;" \
565 "cpu 6 release 0x29000000 - - -;" \
566 "cpu 7 release 0x29000000 - - -;" \
567 "go 0x29000000"
568
Tom Rini9aed2af2021-08-19 14:29:00 -0400569#define HVBOOT \
Shengzhou Liu07886942013-11-22 17:39:11 +0800570 "setenv bootargs config-addr=0x60000000; " \
571 "bootm 0x01000000 - 0x00f00000"
572
Tom Rini9aed2af2021-08-19 14:29:00 -0400573#define ALU \
Shengzhou Liu07886942013-11-22 17:39:11 +0800574 "setenv bootargs root=/dev/$bdev rw " \
575 "console=$consoledev,$baudrate $othbootargs;" \
576 "cpu 1 release 0x01000000 - - -;" \
577 "cpu 2 release 0x01000000 - - -;" \
578 "cpu 3 release 0x01000000 - - -;" \
579 "cpu 4 release 0x01000000 - - -;" \
580 "cpu 5 release 0x01000000 - - -;" \
581 "cpu 6 release 0x01000000 - - -;" \
582 "cpu 7 release 0x01000000 - - -;" \
583 "go 0x01000000"
584
Shengzhou Liu07886942013-11-22 17:39:11 +0800585#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530586
Shengzhou Liu031228a2014-02-21 13:16:19 +0800587#endif /* __T208xQDS_H */