blob: 33d71a7042ba58a4f15a50a44e61f0070ebf8ce8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board configuration file
4 *
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00006 */
7
8#ifndef __CONFIG_DEVKIT3250_H__
9#define __CONFIG_DEVKIT3250_H__
10
11/* SoC and board defines */
Alexey Brodkin267d8e22014-02-26 17:47:58 +040012#include <linux/sizes.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000013#include <asm/arch/cpu.h>
14
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000015#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250
16
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030017#if !defined(CONFIG_SPL_BUILD)
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000018#define CONFIG_SKIP_LOWLEVEL_INIT
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030019#endif
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000020
21/*
22 * Memory configurations
23 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000024#define CONFIG_SYS_MALLOC_LEN SZ_1M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000025#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
26#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000027
28#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
29
30#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
31 - GENERATED_GBL_DATA_SIZE)
32
33/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020034 * DMA
35 */
36#if !defined(CONFIG_SPL_BUILD)
37#define CONFIG_DMA_LPC32XX
38#endif
39
40/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030041 * I2C
42 */
Simon Glass0529b592021-07-10 21:14:32 -060043#define CONFIG_SYS_I2C_LEGACY
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030044#define CONFIG_SYS_I2C_SPEED 100000
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030045
46/*
47 * GPIO
48 */
49#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030050
51/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030052 * Ethernet
53 */
54#define CONFIG_RMII
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030055#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030056#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030057
58/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000059 * NOR Flash
60 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000061#define CONFIG_SYS_MAX_FLASH_BANKS 1
62#define CONFIG_SYS_MAX_FLASH_SECT 71
63#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
64#define CONFIG_SYS_FLASH_SIZE SZ_4M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000065
66/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030067 * NAND controller
68 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030069#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
70#define CONFIG_SYS_MAX_NAND_DEVICE 1
71#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
72
73/*
74 * NAND chip timings
75 */
76#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
77#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
78#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
79#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
80#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
81#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
82#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
83#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
84
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030085#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
86#define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030087
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030088/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020089 * USB
90 */
91#define CONFIG_USB_OHCI_LPC32XX
92#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020093
94/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000095 * U-Boot General Configurations
96 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000097#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000098#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
99
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300100/*
101 * Pass open firmware flat tree
102 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300103
104/*
105 * Environment
106 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300107
108#define CONFIG_BOOTCOMMAND \
109 "dhcp; " \
110 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \
111 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \
112 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \
113 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \
114 "bootm ${loadaddr} - ${dtbaddr}"
115
116#define CONFIG_EXTRA_ENV_SETTINGS \
117 "autoload=no\0" \
118 "ethaddr=00:01:90:00:C0:81\0" \
119 "dtbaddr=0x81000000\0" \
120 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
121 "tftpdir=vladimir/oe/devkit3250\0" \
122 "userargs=oops=panic\0"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000123
124/*
125 * U-Boot Commands
126 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000127
128/*
129 * Boot Linux
130 */
131#define CONFIG_CMDLINE_TAG
132#define CONFIG_SETUP_MEMORY_TAGS
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000133
134#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000135#define CONFIG_LOADADDR 0x80008000
136
137/*
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300138 * SPL specific defines
139 */
140/* SPL will be executed at offset 0 */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300141
142/* SPL will use SRAM as stack */
143#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300144
145/* Use the framework and generic lib */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300146
147/* SPL will use serial */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300148
149/* SPL loads an image from NAND */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300150#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300151
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300152#define CONFIG_SPL_NAND_SOFTECC
153
154#define CONFIG_SPL_MAX_SIZE 0x20000
155#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
156
157/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
158#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
159#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
160
161#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
162#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
163
164/* See common/spl/spl.c spl_set_header_raw_uboot() */
165#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
166
167/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000168 * Include SoC specific configuration
169 */
170#include <asm/arch/config.h>
171
172#endif /* __CONFIG_DEVKIT3250_H__*/