blob: d4ae0adfdac97ece64da3f6780f7db5443c5ea24 [file] [log] [blame]
Dirk Eibach9a13d812010-10-21 10:50:05 +02001/*
2 * (C) Copyright 2010
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibach9a13d812010-10-21 10:50:05 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* this is a PPC405 CPU */
Dirk Eibach9a13d812010-10-21 10:50:05 +020012#define CONFIG_IO 1 /* on a Io board */
13
14#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
16/*
17 * Include common defines/options for all AMCC eval boards
18 */
19#define CONFIG_HOSTNAME io
Dirk Eibacha3162032013-06-26 16:04:31 +020020#define CONFIG_IDENT_STRING " io 0.06"
Dirk Eibach9a13d812010-10-21 10:50:05 +020021#include "amcc-common.h"
22
Dirk Eibach9a659572012-04-26 03:54:22 +000023#define CONFIG_BOARD_EARLY_INIT_F
24#define CONFIG_BOARD_EARLY_INIT_R
Dirk Eibach6b4b92f2012-04-26 03:54:23 +000025#define CONFIG_MISC_INIT_R
Dirk Eibach9a659572012-04-26 03:54:22 +000026#define CONFIG_LAST_STAGE_INIT
Dirk Eibachab81cc62014-07-25 10:10:24 +020027#define CONFIG_SYS_GENERIC_BOARD
Dirk Eibach9a13d812010-10-21 10:50:05 +020028
29#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
30
31/*
32 * Configure PLL
33 */
34#define PLLMR0_DEFAULT PLLMR0_266_133_66
35#define PLLMR1_DEFAULT PLLMR1_266_133_66
36
Dirk Eibach5373c2b2012-04-26 03:54:25 +000037#undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
38#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
39#define CONFIG_AUTOBOOT_STOP_STR " "
40
Dirk Eibach9a13d812010-10-21 10:50:05 +020041/* new uImage format support */
42#define CONFIG_FIT
43#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
Dirk Eibach88919ca2014-07-03 09:28:26 +020044#define CONFIG_FIT_DISABLE_SHA256
Dirk Eibach9a13d812010-10-21 10:50:05 +020045
46#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
47
48/*
49 * Default environment variables
50 */
51#define CONFIG_EXTRA_ENV_SETTINGS \
52 CONFIG_AMCC_DEF_ENV \
53 CONFIG_AMCC_DEF_ENV_POWERPC \
54 CONFIG_AMCC_DEF_ENV_NOR_UPD \
55 "kernel_addr=fc000000\0" \
56 "fdt_addr=fc1e0000\0" \
57 "ramdisk_addr=fc200000\0" \
58 ""
59
60#define CONFIG_PHY_ADDR 4 /* PHY address */
61#define CONFIG_HAS_ETH0
62#define CONFIG_HAS_ETH1
63#define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
64#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
65
66/*
67 * Commands additional to the ones defined in amcc-common.h
68 */
Dirk Eibach6b4b92f2012-04-26 03:54:23 +000069#define CONFIG_CMD_DTT
Dirk Eibach6dfe6812014-07-03 09:28:25 +020070#undef CONFIG_CMD_DHCP
71#undef CONFIG_CMD_DIAG
Dirk Eibach9a13d812010-10-21 10:50:05 +020072#undef CONFIG_CMD_EEPROM
Dirk Eibach6dfe6812014-07-03 09:28:25 +020073#undef CONFIG_CMD_ELF
74#undef CONFIG_CMD_I2C
75#undef CONFIG_CMD_IRQ
76#undef CONFIG_CMD_NFS
Dirk Eibach9a13d812010-10-21 10:50:05 +020077
78/*
79 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
80 */
81#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
82
83/* SDRAM timings used in datasheet */
84#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
85#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
86#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
87#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
88#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
89
90/*
91 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
92 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
93 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
94 * The Linux BASE_BAUD define should match this configuration.
95 * baseBaud = cpuClock/(uartDivisor*16)
96 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
97 * set Linux BASE_BAUD to 403200.
98 */
99#define CONFIG_CONS_INDEX 1 /* Use UART0 */
100#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
101#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
102#define CONFIG_SYS_BASE_BAUD 691200
103
104/*
105 * I2C stuff
106 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000107#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Dirk Eibach9a13d812010-10-21 10:50:05 +0200108
109/* Temp sensor/hwmon/dtt */
110#define CONFIG_DTT_LM63 1 /* National LM63 */
111#define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
112#define CONFIG_DTT_PWM_LOOKUPTABLE \
113 { { 40, 10 }, { 50, 20 }, { 60, 40 } }
114#define CONFIG_DTT_TACH_LIMIT 0xa10
115
116/*
117 * FLASH organization
118 */
119#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
120#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
121
122#define CONFIG_SYS_FLASH_BASE 0xFC000000
123#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
124
125#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
126#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
127
128#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
129#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
130
131#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
Dirk Eibach9a13d812010-10-21 10:50:05 +0200132
133#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
134#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
135
136#ifdef CONFIG_ENV_IS_IN_FLASH
137#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
138#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
139#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
140
141/* Address and size of Redundant Environment Sector */
142#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
143#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
144#endif
145
146/* Gbit PHYs */
147#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
148#define CONFIG_BITBANGMII_MULTI
149
150#define CONFIG_SYS_MDIO_PIN (0x80000000 >> 13) /* our MDIO is GPIO0 */
151#define CONFIG_SYS_MDC_PIN (0x80000000 >> 7) /* our MDC is GPIO7 */
152
153#define CONFIG_SYS_GBIT_MII_BUSNAME "io_miiphy"
154
155/*
156 * PPC405 GPIO Configuration
157 */
158#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
159{ \
160/* GPIO Core 0 */ \
161{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
162{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
163{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
164{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
165{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
166{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
167{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
168{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
169{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
170{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
171{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
172{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
173{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
174{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
175{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
176{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
177{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
178{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
179{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
180{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
181{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
182{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
183{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
184{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
185{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
186{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
187{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
188{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
189{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
190{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
191{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
192{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
193} \
194}
195
196/*
197 * Definitions for initial stack pointer and data area (in data cache)
198 */
199/* use on chip memory (OCM) for temperary stack until sdram is tested */
200#define CONFIG_SYS_TEMP_STACK_OCM 1
201
202/* On Chip Memory location */
203#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
204#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
205#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
206#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area */
207
Dirk Eibach9a13d812010-10-21 10:50:05 +0200208#define CONFIG_SYS_GBL_DATA_OFFSET \
Masahiro Yamada5854c9f2014-02-07 09:23:03 +0900209 (CONFIG_SYS_INIT_RAM_END - GENERATED_GBL_DATA_SIZE)
Dirk Eibach9a13d812010-10-21 10:50:05 +0200210#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
211
212/*
213 * External Bus Controller (EBC) Setup
214 */
215
216/* Memory Bank 0 (NOR-FLASH) initialization */
217#define CONFIG_SYS_EBC_PB0AP 0xa382a880
218/* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
219#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
220
221/* Memory Bank 1 (NVRAM) initializatio */
222#define CONFIG_SYS_EBC_PB1AP 0x92015480
223/* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
224#define CONFIG_SYS_EBC_PB1CR 0x7f318000
225
226/* Memory Bank 2 (FPGA) initialization */
Dirk Eibach81b37932011-01-21 09:31:21 +0100227#define CONFIG_SYS_FPGA0_BASE 0x7f100000
Dirk Eibach9a13d812010-10-21 10:50:05 +0200228#define CONFIG_SYS_EBC_PB2AP 0x02025080
229/* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */
230#define CONFIG_SYS_EBC_PB2CR 0x7f11a000
231
Dirk Eibach81b37932011-01-21 09:31:21 +0100232#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
233#define CONFIG_SYS_FPGA_DONE(k) 0x0010
234
235#define CONFIG_SYS_FPGA_COUNT 1
Dirk Eibach9a13d812010-10-21 10:50:05 +0200236
Dirk Eibach20614a22013-06-26 16:04:26 +0200237#define CONFIG_SYS_FPGA_PTR \
238 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE }
239
240#define CONFIG_SYS_FPGA_COMMON
241
Dirk Eibach9a13d812010-10-21 10:50:05 +0200242/* Memory Bank 3 (Latches) initialization */
243#define CONFIG_SYS_LATCH_BASE 0x7f200000
244#define CONFIG_SYS_EBC_PB3AP 0xa2015480
245/* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
246#define CONFIG_SYS_EBC_PB3CR 0x7f21a000
247
248#define CONFIG_SYS_LATCH0_RESET 0xffff
249#define CONFIG_SYS_LATCH0_BOOT 0xffff
250#define CONFIG_SYS_LATCH1_RESET 0xffbf
251#define CONFIG_SYS_LATCH1_BOOT 0xffff
252
253#endif /* __CONFIG_H */