Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 1 | /* |
| 2 | * U-boot - Configuration file for BF561 EZKIT board |
| 3 | */ |
| 4 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 5 | #ifndef __CONFIG_BF561_EZKIT_H__ |
| 6 | #define __CONFIG_BF561_EZKIT_H__ |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 7 | |
Mike Frysinger | 18a407c | 2009-04-24 17:22:40 -0400 | [diff] [blame] | 8 | #include <asm/config-pre.h> |
Mike Frysinger | f0dd792 | 2008-02-18 05:26:48 -0500 | [diff] [blame] | 9 | |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 10 | |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 11 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 12 | * Processor Settings |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 13 | */ |
Mike Frysinger | 5b0c128 | 2010-12-23 14:58:37 -0500 | [diff] [blame] | 14 | #define CONFIG_BFIN_CPU bf561-0.3 |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 15 | #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 16 | |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 17 | |
| 18 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 19 | * Clock Settings |
| 20 | * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV |
| 21 | * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 22 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 23 | /* CONFIG_CLKIN_HZ is any value in Hz */ |
| 24 | #define CONFIG_CLKIN_HZ 30000000 |
| 25 | /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */ |
| 26 | /* 1 = CLKIN / 2 */ |
| 27 | #define CONFIG_CLKIN_HALF 0 |
| 28 | /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */ |
| 29 | /* 1 = bypass PLL */ |
| 30 | #define CONFIG_PLL_BYPASS 0 |
| 31 | /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */ |
| 32 | /* Values can range from 0-63 (where 0 means 64) */ |
| 33 | #define CONFIG_VCO_MULT 20 |
| 34 | /* CCLK_DIV controls the core clock divider */ |
| 35 | /* Values can be 1, 2, 4, or 8 ONLY */ |
| 36 | #define CONFIG_CCLK_DIV 1 |
| 37 | /* SCLK_DIV controls the system clock divider */ |
| 38 | /* Values can range from 1-15 */ |
| 39 | #define CONFIG_SCLK_DIV 6 |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 40 | |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 41 | |
| 42 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 43 | * Memory Settings |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 44 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 45 | #define CONFIG_MEM_ADD_WDTH 9 |
| 46 | #define CONFIG_MEM_SIZE 64 |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 47 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 48 | #define CONFIG_EBIU_SDRRC_VAL 0x306 |
| 49 | #define CONFIG_EBIU_SDGCTL_VAL 0x91114d |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 50 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 51 | #define CONFIG_EBIU_AMGCTL_VAL 0x3F |
| 52 | #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0 |
| 53 | #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0 |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 54 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 55 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) |
| 56 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 57 | |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 58 | |
| 59 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 60 | * Network Settings |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 61 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 62 | #define ADI_CMDS_NETWORK 1 |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 63 | #define CONFIG_SMC91111 1 |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 64 | #define CONFIG_SMC91111_BASE 0x2C010300 |
| 65 | #define CONFIG_SMC_USE_32_BIT 1 |
| 66 | #define CONFIG_HOSTNAME bf561-ezkit |
| 67 | /* Uncomment next line to use fixed MAC address */ |
| 68 | /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */ |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 69 | |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 70 | |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 71 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 72 | * Flash Settings |
Jon Loeliger | 8262ada | 2007-07-04 22:31:49 -0500 | [diff] [blame] | 73 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 74 | #define CONFIG_SYS_FLASH_CFI |
| 75 | #define CONFIG_FLASH_CFI_DRIVER |
| 76 | #define CONFIG_SYS_FLASH_CFI_AMD_RESET |
| 77 | #define CONFIG_SYS_FLASH_BASE 0x20000000 |
| 78 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 79 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
| 80 | /* The BF561-EZKIT uses a top boot flash */ |
| 81 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Mike Frysinger | ba31b83 | 2011-05-09 15:43:27 -0400 | [diff] [blame] | 82 | #define CONFIG_ENV_OFFSET (0x800000 - CONFIG_ENV_SECT_SIZE) |
Mike Frysinger | 7b06b5e | 2010-12-23 18:07:01 -0500 | [diff] [blame] | 83 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET) |
Mike Frysinger | ba31b83 | 2011-05-09 15:43:27 -0400 | [diff] [blame] | 84 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
| 85 | #define CONFIG_ENV_SECT_SIZE 0x2000 |
Jon Loeliger | 8262ada | 2007-07-04 22:31:49 -0500 | [diff] [blame] | 86 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 87 | |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 88 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 89 | * I2C Settings |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 90 | */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 91 | #define CONFIG_SYS_I2C_SOFT |
| 92 | #ifdef CONFIG_SYS_I2C_SOFT |
Sonic Zhang | d500260 | 2013-12-09 12:21:07 +0800 | [diff] [blame] | 93 | #define CONFIG_SYS_I2C |
Mike Frysinger | d86e9a7 | 2010-06-08 16:22:44 -0400 | [diff] [blame] | 94 | #define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF0 |
| 95 | #define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF1 |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 96 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 97 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 |
| 98 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0 |
| 99 | #endif |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 100 | |
| 101 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 102 | * Misc Settings |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 103 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 104 | #define CONFIG_UART_CONSOLE 0 |
| 105 | |
Sonic Zhang | 8a9561c | 2013-02-05 18:57:49 +0800 | [diff] [blame] | 106 | /* |
| 107 | * Run core 1 from L1 SRAM start address when init uboot on core 0 |
| 108 | */ |
| 109 | /* #define CONFIG_CORE1_RUN 1 */ |
| 110 | |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 111 | |
| 112 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 113 | * Pull in common ADI header for remaining command/environment setup |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 114 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 115 | #include <configs/bfin_adi_common.h> |
Aubrey Li | 51185db | 2007-03-20 18:16:24 +0800 | [diff] [blame] | 116 | |
Mike Frysinger | 18a407c | 2009-04-24 17:22:40 -0400 | [diff] [blame] | 117 | #endif |