blob: b66cdcde67e882052a78cc8728c37dfb9ed93cd8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liuf5b81c82011-05-13 01:58:55 +00002/*
3 * Copyright (C) 2011 Freescale Semiconductor, Inc.
4 * Jason Liu <r64343@freescale.com>
Jason Liuf5b81c82011-05-13 01:58:55 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/imx-regs.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000010#include <asm/arch/sys_proto.h>
11#include <asm/arch/crm_regs.h>
Stefano Babic59dffd62012-02-22 00:24:41 +000012#include <asm/arch/clock.h>
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000013#include <asm/arch/iomux-mx53.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000014#include <asm/arch/clock.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090015#include <linux/errno.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020016#include <asm/mach-imx/mx5_video.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000017#include <netdev.h>
18#include <i2c.h>
Diego Dorta2661c9c2017-09-22 12:12:18 -030019#include <input.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000020#include <mmc.h>
21#include <fsl_esdhc.h>
Stefano Babic831096b2011-08-21 10:59:33 +020022#include <asm/gpio.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000023#include <power/pmic.h>
Fabio Estevam2fc58322012-04-30 08:12:04 +000024#include <dialog_pmic.h>
Fabio Estevam082a1122012-05-07 10:25:59 +000025#include <fsl_pmic.h>
Fabio Estevam20c49da2012-05-10 15:07:35 +000026#include <linux/fb.h>
27#include <ipu_pixfmt.h>
28
Fabio Estevam642af862012-08-21 10:01:56 +000029#define MX53LOCO_LCD_POWER IMX_GPIO_NR(3, 24)
Jason Liuf5b81c82011-05-13 01:58:55 +000030
31DECLARE_GLOBAL_DATA_PTR;
32
Fabio Estevam8b3533c2012-05-08 03:40:49 +000033u32 get_board_rev(void)
34{
35 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
36 struct fuse_bank *bank = &iim->bank[0];
37 struct fuse_bank0_regs *fuse =
38 (struct fuse_bank0_regs *)bank->fuse_regs;
39
40 int rev = readl(&fuse->gp[6]);
41
Fabio Estevam99f896e2012-05-29 05:54:39 +000042 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR))
43 rev = 0;
44
Fabio Estevam8b3533c2012-05-08 03:40:49 +000045 return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
46}
47
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000048#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
49 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
50
Jason Liuf5b81c82011-05-13 01:58:55 +000051static void setup_iomux_uart(void)
52{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000053 static const iomux_v3_cfg_t uart_pads[] = {
54 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
55 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
56 };
Jason Liuf5b81c82011-05-13 01:58:55 +000057
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000058 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +000059}
60
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010061#ifdef CONFIG_USB_EHCI_MX5
Anatolij Gustschinef2f5792011-12-12 01:25:46 +000062int board_ehci_hcd_init(int port)
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010063{
Fabio Estevam925f2832012-05-07 10:42:57 +000064 /* request VBUS power enable pin, GPIO7_8 */
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000065 imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
66 gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
Anatolij Gustschinef2f5792011-12-12 01:25:46 +000067 return 0;
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010068}
69#endif
70
Jason Liuf5b81c82011-05-13 01:58:55 +000071static void setup_iomux_fec(void)
72{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000073 static const iomux_v3_cfg_t fec_pads[] = {
74 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
75 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
76 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
77 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
78 PAD_CTL_HYS | PAD_CTL_PKE),
79 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
80 PAD_CTL_HYS | PAD_CTL_PKE),
81 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
82 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
83 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
84 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
85 PAD_CTL_HYS | PAD_CTL_PKE),
86 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
87 PAD_CTL_HYS | PAD_CTL_PKE),
88 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
89 PAD_CTL_HYS | PAD_CTL_PKE),
90 };
Jason Liuf5b81c82011-05-13 01:58:55 +000091
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000092 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +000093}
94
95#ifdef CONFIG_FSL_ESDHC
96struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +000097 {MMC_SDHC1_BASE_ADDR},
98 {MMC_SDHC3_BASE_ADDR},
Jason Liuf5b81c82011-05-13 01:58:55 +000099};
100
Thierry Redingd7aebf42012-01-02 01:15:36 +0000101int board_mmc_getcd(struct mmc *mmc)
Jason Liuf5b81c82011-05-13 01:58:55 +0000102{
103 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Redingd7aebf42012-01-02 01:15:36 +0000104 int ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000105
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000106 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530107 gpio_direction_input(IMX_GPIO_NR(3, 11));
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000108 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530109 gpio_direction_input(IMX_GPIO_NR(3, 13));
Fabio Estevam828f5e52011-11-15 05:51:29 +0000110
Jason Liuf5b81c82011-05-13 01:58:55 +0000111 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530112 ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
Jason Liuf5b81c82011-05-13 01:58:55 +0000113 else
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530114 ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
Jason Liuf5b81c82011-05-13 01:58:55 +0000115
Thierry Redingd7aebf42012-01-02 01:15:36 +0000116 return ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000117}
118
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000119#define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
120 PAD_CTL_PUS_100K_UP)
121#define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
122 PAD_CTL_DSE_HIGH)
123
Jason Liuf5b81c82011-05-13 01:58:55 +0000124int board_mmc_init(bd_t *bis)
125{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000126 static const iomux_v3_cfg_t sd1_pads[] = {
127 NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
128 NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
129 NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
130 NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
131 NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
132 NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
133 MX53_PAD_EIM_DA13__GPIO3_13,
134 };
135
136 static const iomux_v3_cfg_t sd2_pads[] = {
137 NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
138 SD_CMD_PAD_CTRL),
139 NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
140 NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
141 NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
142 NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
143 NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
144 NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
145 NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
146 NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
147 NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
148 MX53_PAD_EIM_DA11__GPIO3_11,
149 };
150
Jason Liuf5b81c82011-05-13 01:58:55 +0000151 u32 index;
Fabio Estevam3d481332014-11-15 14:50:27 -0200152 int ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000153
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000154 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
155 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
156
Jason Liuf5b81c82011-05-13 01:58:55 +0000157 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
158 switch (index) {
159 case 0:
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000160 imx_iomux_v3_setup_multiple_pads(sd1_pads,
161 ARRAY_SIZE(sd1_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +0000162 break;
163 case 1:
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000164 imx_iomux_v3_setup_multiple_pads(sd2_pads,
165 ARRAY_SIZE(sd2_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +0000166 break;
167 default:
168 printf("Warning: you configured more ESDHC controller"
169 "(%d) as supported by the board(2)\n",
170 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevam3d481332014-11-15 14:50:27 -0200171 return -EINVAL;
Jason Liuf5b81c82011-05-13 01:58:55 +0000172 }
Fabio Estevam3d481332014-11-15 14:50:27 -0200173 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
174 if (ret)
175 return ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000176 }
177
Fabio Estevam3d481332014-11-15 14:50:27 -0200178 return 0;
Jason Liuf5b81c82011-05-13 01:58:55 +0000179}
180#endif
181
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000182#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
183 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
184
Fabio Estevam2fc58322012-04-30 08:12:04 +0000185static void setup_iomux_i2c(void)
186{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000187 static const iomux_v3_cfg_t i2c1_pads[] = {
188 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
189 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
190 };
191
192 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
Fabio Estevam2fc58322012-04-30 08:12:04 +0000193}
194
195static int power_init(void)
196{
Fabio Estevam082a1122012-05-07 10:25:59 +0000197 unsigned int val;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000198 int ret;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000199 struct pmic *p;
200
Fabio Estevam082a1122012-05-07 10:25:59 +0000201 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
Fabio Estevamdf5b4c32012-12-28 04:05:28 +0000202 ret = pmic_dialog_init(I2C_PMIC);
203 if (ret)
204 return ret;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000205
206 p = pmic_get("DIALOG_PMIC");
207 if (!p)
208 return -ENODEV;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000209
Simon Glass6a38e412017-08-03 12:22:09 -0600210 env_set("fdt_file", "imx53-qsb.dtb");
Fabio Estevama68b1512014-11-10 17:38:19 -0200211
Fabio Estevam082a1122012-05-07 10:25:59 +0000212 /* Set VDDA to 1.25V */
213 val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
214 ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000215 if (ret) {
216 printf("Writing to BUCKCORE_REG failed: %d\n", ret);
217 return ret;
218 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000219
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000220 pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
Fabio Estevam082a1122012-05-07 10:25:59 +0000221 val |= DA9052_SUPPLY_VBCOREGO;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000222 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, val);
223 if (ret) {
224 printf("Writing to SUPPLY_REG failed: %d\n", ret);
225 return ret;
226 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000227
Fabio Estevam082a1122012-05-07 10:25:59 +0000228 /* Set Vcc peripheral to 1.30V */
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000229 ret = pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
230 if (ret) {
231 printf("Writing to BUCKPRO_REG failed: %d\n", ret);
232 return ret;
233 }
234
235 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
236 if (ret) {
237 printf("Writing to SUPPLY_REG failed: %d\n", ret);
238 return ret;
239 }
240
241 return ret;
Fabio Estevam082a1122012-05-07 10:25:59 +0000242 }
243
244 if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
Fabio Estevamf330cec2013-11-20 21:17:36 -0200245 ret = pmic_init(I2C_0);
Fabio Estevamdf5b4c32012-12-28 04:05:28 +0000246 if (ret)
247 return ret;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000248
Fabio Estevam39ffa1f2012-12-11 06:36:58 +0000249 p = pmic_get("FSL_PMIC");
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000250 if (!p)
251 return -ENODEV;
Fabio Estevam082a1122012-05-07 10:25:59 +0000252
Simon Glass6a38e412017-08-03 12:22:09 -0600253 env_set("fdt_file", "imx53-qsrb.dtb");
Fabio Estevama68b1512014-11-10 17:38:19 -0200254
Fabio Estevam082a1122012-05-07 10:25:59 +0000255 /* Set VDDGP to 1.25V for 1GHz on SW1 */
256 pmic_reg_read(p, REG_SW_0, &val);
257 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
258 ret = pmic_reg_write(p, REG_SW_0, val);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000259 if (ret) {
260 printf("Writing to REG_SW_0 failed: %d\n", ret);
261 return ret;
262 }
Fabio Estevam082a1122012-05-07 10:25:59 +0000263
264 /* Set VCC as 1.30V on SW2 */
265 pmic_reg_read(p, REG_SW_1, &val);
266 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000267 ret = pmic_reg_write(p, REG_SW_1, val);
268 if (ret) {
269 printf("Writing to REG_SW_1 failed: %d\n", ret);
270 return ret;
271 }
Fabio Estevam082a1122012-05-07 10:25:59 +0000272
273 /* Set global reset timer to 4s */
274 pmic_reg_read(p, REG_POWER_CTL2, &val);
275 val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000276 ret = pmic_reg_write(p, REG_POWER_CTL2, val);
277 if (ret) {
278 printf("Writing to REG_POWER_CTL2 failed: %d\n", ret);
279 return ret;
280 }
Fabio Estevam0436b7a2012-05-07 10:26:00 +0000281
282 /* Set VUSBSEL and VUSBEN for USB PHY supply*/
283 pmic_reg_read(p, REG_MODE_0, &val);
284 val |= (VUSBSEL_MC34708 | VUSBEN_MC34708);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000285 ret = pmic_reg_write(p, REG_MODE_0, val);
286 if (ret) {
287 printf("Writing to REG_MODE_0 failed: %d\n", ret);
288 return ret;
289 }
Fabio Estevam0436b7a2012-05-07 10:26:00 +0000290
291 /* Set SWBST to 5V in auto mode */
292 val = SWBST_AUTO;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000293 ret = pmic_reg_write(p, SWBST_CTRL, val);
294 if (ret) {
295 printf("Writing to SWBST_CTRL failed: %d\n", ret);
296 return ret;
297 }
298
299 return ret;
Fabio Estevam082a1122012-05-07 10:25:59 +0000300 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000301
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000302 return -1;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000303}
304
305static void clock_1GHz(void)
306{
307 int ret;
Benoît Thébaudeauafac1652012-09-27 10:19:58 +0000308 u32 ref_clk = MXC_HCLK;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000309 /*
310 * After increasing voltage to 1.25V, we can switch
311 * CPU clock to 1GHz and DDR to 400MHz safely
312 */
313 ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
314 if (ret)
315 printf("CPU: Switch CPU clock to 1GHZ failed\n");
316
317 ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
318 ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
319 if (ret)
320 printf("CPU: Switch DDR clock to 400MHz failed\n");
321}
322
Jason Liuf5b81c82011-05-13 01:58:55 +0000323int board_early_init_f(void)
324{
325 setup_iomux_uart();
326 setup_iomux_fec();
Vikram Narayanan8bb48d62012-11-10 02:32:46 +0000327 setup_iomux_lcd();
Jason Liuf5b81c82011-05-13 01:58:55 +0000328
329 return 0;
330}
331
Stefano Babiccbf6c9c2012-08-05 00:18:53 +0000332/*
333 * Do not overwrite the console
334 * Use always serial for U-Boot console
335 */
336int overwrite_console(void)
Fabio Estevam026c9862012-04-30 08:12:03 +0000337{
Stefano Babiccbf6c9c2012-08-05 00:18:53 +0000338 return 1;
Fabio Estevam026c9862012-04-30 08:12:03 +0000339}
Fabio Estevam026c9862012-04-30 08:12:03 +0000340
Jason Liuf5b81c82011-05-13 01:58:55 +0000341int board_init(void)
342{
Jason Liuf5b81c82011-05-13 01:58:55 +0000343 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
344
Stefano Babic59dffd62012-02-22 00:24:41 +0000345 mxc_set_sata_internal_clock();
Fabio Estevam99f896e2012-05-29 05:54:39 +0000346 setup_iomux_i2c();
Fabio Estevamb665c832012-12-26 05:50:20 +0000347
Fabio Estevamb665c832012-12-26 05:50:20 +0000348 return 0;
349}
350
351int board_late_init(void)
352{
Fabio Estevam99f896e2012-05-29 05:54:39 +0000353 if (!power_init())
354 clock_1GHz();
Stefano Babic59dffd62012-02-22 00:24:41 +0000355
Jason Liuf5b81c82011-05-13 01:58:55 +0000356 return 0;
357}
358
359int checkboard(void)
360{
361 puts("Board: MX53 LOCO\n");
362
363 return 0;
364}