blob: 332453759791e4300796ee3d92147a152f8fd6e0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +02002/*
3 * WORK Microwave work_92105 board configuration file
4 *
5 * (C) Copyright 2014 DENX Software Engineering GmbH
6 * Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +02007 */
8
9#ifndef __CONFIG_WORK_92105_H__
10#define __CONFIG_WORK_92105_H__
11
12/* SoC and board defines */
13#include <linux/sizes.h>
14#include <asm/arch/cpu.h>
15
16/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020017 * Memory configurations
18 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020019#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
20#define CONFIG_SYS_SDRAM_SIZE SZ_128M
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020021
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020022#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_512K \
23 - GENERATED_GBL_DATA_SIZE)
24
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020025#define CONFIG_RTC_DS1374
26
27/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020028 * U-Boot General Configurations
29 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020030#define CONFIG_SYS_CBSIZE 1024
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020031#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
32
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020033/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020034 * NAND chip timings for FIXME: which one?
35 */
36
37#define CONFIG_LPC32XX_NAND_MLC_TCEA_DELAY 333333333
38#define CONFIG_LPC32XX_NAND_MLC_BUSY_DELAY 10000000
39#define CONFIG_LPC32XX_NAND_MLC_NAND_TA 18181818
40#define CONFIG_LPC32XX_NAND_MLC_RD_HIGH 31250000
41#define CONFIG_LPC32XX_NAND_MLC_RD_LOW 45454545
42#define CONFIG_LPC32XX_NAND_MLC_WR_HIGH 40000000
43#define CONFIG_LPC32XX_NAND_MLC_WR_LOW 83333333
44
45/*
46 * NAND
47 */
48
49/* driver configuration */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020050#define CONFIG_SYS_MAX_NAND_DEVICE 1
51#define CONFIG_SYS_MAX_NAND_CHIPS 1
52#define CONFIG_SYS_NAND_BASE MLC_NAND_BASE
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020053
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020054/*
55 * GPIO
56 */
57
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020058/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020059 * Environment
60 */
61
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020062/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020063 * SPL
64 */
65
66/* SPL will be executed at offset 0 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020067/* SPL will use SRAM as stack */
68#define CONFIG_SPL_STACK 0x0000FFF8
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020069/* Use the framework and generic lib */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020070/* SPL will use serial */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020071/* SPL will load U-Boot from NAND offset 0x40000 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020072#define CONFIG_SPL_PAD_TO 0x20000
73/* U-Boot will be 0x40000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
74#define CONFIG_SYS_MONITOR_LEN 0x40000 /* actually, MAX size */
75#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
76#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
77
78/*
79 * Include SoC specific configuration
80 */
81#include <asm/arch/config.h>
82
83#endif /* __CONFIG_WORK_92105_H__*/