blob: 34b5ceb20c4dba58879feb1a0616a8b03426549d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00002/*
3 * Configuation settings for the Freescale MCF53017EVB.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M53017EVB_H
14#define _M53017EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000020
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000021#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000022
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000023#define CONFIG_WATCHDOG_TIMEOUT 5000
24
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000025#define CONFIG_SYS_UNIFY_CACHE
26
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000027#ifdef CONFIG_MCFFEC
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000028# define CONFIG_SYS_DISCOVER_PHY
TsiChung Liew4ebe03c2010-03-10 18:24:07 -060029# define CONFIG_SYS_TX_ETH_BUFFER 8
30# define CONFIG_SYS_FEC_BUF_USE_SRAM
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000031
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000032/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
33# ifndef CONFIG_SYS_DISCOVER_PHY
34# define FECDUPLEX FULL
35# define FECSPEED _100BASET
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000036# endif /* CONFIG_SYS_DISCOVER_PHY */
37#endif
38
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000039#define CONFIG_SYS_RTC_CNT (0x8000)
40#define CONFIG_SYS_RTC_SETUP (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
41
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000042/* I2C */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000043
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000044#ifdef CONFIG_MCFFEC
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000045# define CONFIG_IPADDR 192.162.1.2
46# define CONFIG_NETMASK 255.255.255.0
47# define CONFIG_SERVERIP 192.162.1.1
48# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000049#endif /* FEC_ENET */
50
Mario Six790d8442018-03-28 14:38:20 +020051#define CONFIG_HOSTNAME "M53017"
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000052#define CONFIG_EXTRA_ENV_SETTINGS \
53 "netdev=eth0\0" \
54 "loadaddr=40010000\0" \
55 "u-boot=u-boot.bin\0" \
56 "load=tftp ${loadaddr) ${u-boot}\0" \
57 "upd=run load; run prog\0" \
58 "prog=prot off 0 3ffff;" \
59 "era 0 3ffff;" \
60 "cp.b ${loadaddr} 0 ${filesize};" \
61 "save\0" \
62 ""
63
64#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000065
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000066#define CONFIG_SYS_CLK 80000000
67#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
68
69#define CONFIG_SYS_MBAR 0xFC000000
70
71/*
72 * Low Level Configuration Settings
73 * (address mappings, register initial values, etc.)
74 * You should know what you are doing if you make changes here.
75 */
76/*
77 * Definitions for initial stack pointer and data area (in DPRAM)
78 */
79#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020080#define CONFIG_SYS_INIT_RAM_SIZE 0x20000 /* Size of used area in internal SRAM */
TsiChung Liew4ebe03c2010-03-10 18:24:07 -060081#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +020082#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000083#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
84
85/*
86 * Start addresses for the final memory configuration
87 * (Set up by the startup code)
88 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
89 */
90#define CONFIG_SYS_SDRAM_BASE 0x40000000
91#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
92#define CONFIG_SYS_SDRAM_CFG1 0x43711630
93#define CONFIG_SYS_SDRAM_CFG2 0x56670000
TsiChung Liew4ebe03c2010-03-10 18:24:07 -060094#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000095#define CONFIG_SYS_SDRAM_EMOD 0x80010000
96#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
97
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000098#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
99
100#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000101
102/*
103 * For booting Linux, the board info and command line data
104 * have to be in the first 8 MB of memory, since this is
105 * the maximum mapped by the Linux kernel during initialization ??
106 */
107#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000108#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000109
110/*-----------------------------------------------------------------------
111 * FLASH organization
112 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000113#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000114# define CONFIG_FLASH_SPANSION_S29WS_N 1
TsiChung Liewcec0c4a2009-06-12 11:31:31 +0000115# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000116# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000117# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000118#endif
119
120#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
121
122/* Configuration for environment
123 * Environment is embedded in u-boot in the second sector of the flash
124 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000125
angelo@sysam.it6312a952015-03-29 22:54:16 +0200126#define LDS_BOARD_TEXT \
127 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -0600128 env/embedded.o(.text*)
angelo@sysam.it6312a952015-03-29 22:54:16 +0200129
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000130/*-----------------------------------------------------------------------
131 * Cache Configuration
132 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000133
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600134#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200135 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600136#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200137 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600138#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
139#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
140 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
141 CF_ACR_EN | CF_ACR_SM_ALL)
142#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
143 CF_CACR_DCM_P)
144
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000145/*-----------------------------------------------------------------------
146 * Chipselect bank definitions
147 */
148/*
149 * CS0 - NOR Flash
150 * CS1 - Ext SRAM
151 * CS2 - Available
152 * CS3 - Available
153 * CS4 - Available
154 * CS5 - Available
155 */
156#define CONFIG_SYS_CS0_BASE 0
157#define CONFIG_SYS_CS0_MASK 0x00FF0001
158#define CONFIG_SYS_CS0_CTRL 0x00001FA0
159
160#define CONFIG_SYS_CS1_BASE 0xC0000000
161#define CONFIG_SYS_CS1_MASK 0x00070001
162#define CONFIG_SYS_CS1_CTRL 0x00001FA0
163
164#endif /* _M53017EVB_H */