blob: 98e572397b5ed73d3326e026e2bb5686c92be16c [file] [log] [blame]
Niel Fouriedb7241d2021-01-21 13:19:20 +01001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * (C) Copyright 2016 Keymile AG
4 * Rainer Boschung <rainer.boschung@keymile.com>
5 *
6 */
7
8#ifndef __KMCENT2_H
9#define __KMCENT2_H
10
11#define CONFIG_HOSTNAME "kmcent2"
12#define KM_BOARD_NAME CONFIG_HOSTNAME
13
14/*
15 * The Linux fsl_fman driver needs to be able to process frames with more
16 * than just the VLAN tag (i.e. eDSA tag). It is passed as a kernel boot
17 * parameters
18 */
19#define CONFIG_KM_DEF_BOOT_ARGS_CPU "fsl_dpaa_fman.fsl_fm_max_frm=1558"
20
21#include "km/keymile-common.h"
22
23/* Application IFC chip selects */
24#define SYS_LAWAPP_BASE 0xc0000000
25#define SYS_LAWAPP_BASE_PHYS (0xf00000000ull | SYS_LAWAPP_BASE)
26
27/* Application IFC CS4 MRAM */
28#define CONFIG_SYS_MRAM_BASE SYS_LAWAPP_BASE
29#define SYS_MRAM_BASE_PHYS SYS_LAWAPP_BASE_PHYS
30#define SYS_MRAM_CSPR_EXT (0x0f)
31#define SYS_MRAM_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_MRAM_BASE) | \
32 CSPR_PORT_SIZE_8 | /* 8 bit */ \
33 CSPR_MSEL_GPCM | /* msel = gpcm */ \
34 CSPR_V /* bank is valid */)
35#define SYS_MRAM_AMASK IFC_AMASK(2 * 1024 * 1024) /* 2 MiB */
36#define SYS_MRAM_CSOR CSOR_GPCM_TRHZ_40
37/* MRAM Timing parameters for IFC CS4 */
38#define SYS_MRAM_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
39 FTIM0_GPCM_TEADC(0x8) | \
40 FTIM0_GPCM_TEAHC(0x2))
41#define SYS_MRAM_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
42 FTIM1_GPCM_TRAD(0xe))
43#define SYS_MRAM_FTIM2 (FTIM2_GPCM_TCS(0x2) | \
44 FTIM2_GPCM_TCH(0x2) | \
45 FTIM2_GPCM_TWP(0x8))
46#define SYS_MRAM_FTIM3 0x04000000
47#define CONFIG_SYS_CSPR4_EXT SYS_MRAM_CSPR_EXT
48#define CONFIG_SYS_CSPR4 SYS_MRAM_CSPR
49#define CONFIG_SYS_AMASK4 SYS_MRAM_AMASK
50#define CONFIG_SYS_CSOR4 SYS_MRAM_CSOR
51#define CONFIG_SYS_CS4_FTIM0 SYS_MRAM_FTIM0
52#define CONFIG_SYS_CS4_FTIM1 SYS_MRAM_FTIM1
53#define CONFIG_SYS_CS4_FTIM2 SYS_MRAM_FTIM2
54#define CONFIG_SYS_CS4_FTIM3 SYS_MRAM_FTIM3
55
56/* Application IFC CS6: BFTIC */
57#define SYS_BFTIC_BASE 0xd0000000
58#define SYS_BFTIC_BASE_PHYS (0xf00000000ull | SYS_BFTIC_BASE)
59#define SYS_BFTIC_CSPR_EXT (0x0f)
60#define SYS_BFTIC_CSPR (CSPR_PHYS_ADDR(SYS_BFTIC_BASE) | \
61 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
62 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
63 CSPR_V) /* valid */
64#define SYS_BFTIC_AMASK IFC_AMASK(64 * 1024) /* 64kB */
65#define SYS_BFTIC_CSOR CSOR_GPCM_TRHZ_40
66/* BFTIC Timing parameters for IFC CS6 */
67#define SYS_BFTIC_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
68 FTIM0_GPCM_TEADC(0x8) | \
69 FTIM0_GPCM_TEAHC(0x2))
70#define SYS_BFTIC_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
71 FTIM1_GPCM_TRAD(0x12))
72#define SYS_BFTIC_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
73 FTIM2_GPCM_TCH(0x1) | \
74 FTIM2_GPCM_TWP(0x12))
75#define SYS_BFTIC_FTIM3 0x04000000
76#define CONFIG_SYS_CSPR6_EXT SYS_BFTIC_CSPR_EXT
77#define CONFIG_SYS_CSPR6 SYS_BFTIC_CSPR
78#define CONFIG_SYS_AMASK6 SYS_BFTIC_AMASK
79#define CONFIG_SYS_CSOR6 SYS_BFTIC_CSOR
80#define CONFIG_SYS_CS6_FTIM0 SYS_BFTIC_FTIM0
81#define CONFIG_SYS_CS6_FTIM1 SYS_BFTIC_FTIM1
82#define CONFIG_SYS_CS6_FTIM2 SYS_BFTIC_FTIM2
83#define CONFIG_SYS_CS6_FTIM3 SYS_BFTIC_FTIM3
84
85/* Application IFC CS7 PAXE */
86#define CONFIG_SYS_PAXE_BASE 0xd8000000
87#define SYS_PAXE_BASE_PHYS (0xf00000000ull | CONFIG_SYS_PAXE_BASE)
88#define SYS_PAXE_CSPR_EXT (0x0f)
89#define SYS_PAXE_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_PAXE_BASE) | \
90 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
91 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
92 CSPR_V) /* valid */
93#define SYS_PAXE_AMASK IFC_AMASK(64 * 1024) /* 64kB */
94#define SYS_PAXE_CSOR CSOR_GPCM_TRHZ_40
95/* PAXE Timing parameters for IFC CS7 */
96#define SYS_PAXE_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
97 FTIM0_GPCM_TEADC(0x8) | \
98 FTIM0_GPCM_TEAHC(0x2))
99#define SYS_PAXE_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
100 FTIM1_GPCM_TRAD(0x12))
101#define SYS_PAXE_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
102 FTIM2_GPCM_TCH(0x1) | \
103 FTIM2_GPCM_TWP(0x12))
104#define SYS_PAXE_FTIM3 0x04000000
105#define CONFIG_SYS_CSPR7_EXT SYS_PAXE_CSPR_EXT
106#define CONFIG_SYS_CSPR7 SYS_PAXE_CSPR
107#define CONFIG_SYS_AMASK7 SYS_PAXE_AMASK
108#define CONFIG_SYS_CSOR7 SYS_PAXE_CSOR
109#define CONFIG_SYS_CS7_FTIM0 SYS_PAXE_FTIM0
110#define CONFIG_SYS_CS7_FTIM1 SYS_PAXE_FTIM1
111#define CONFIG_SYS_CS7_FTIM2 SYS_PAXE_FTIM2
112#define CONFIG_SYS_CS7_FTIM3 SYS_PAXE_FTIM3
113
114/* PRST */
115#define KM_BFTIC4_RST 0
116#define KM_DPAXE_RST 1
117#define KM_FEMT_RST 3
118#define KM_FOAM_RST 4
119#define KM_EFE_RST 5
120#define KM_ES_PHY_RST 6
121#define KM_XES_PHY_RST 7
122#define KM_ZL30158_RST 8
123#define KM_ZL30364_RST 9
124#define KM_BOBCAT_RST 10
125#define KM_ETHSW_DDR_RST 12
126#define KM_CFE_RST 13
127#define KM_PEXSW_RST 14
128#define KM_PEXSW_NT_RST 15
129
130/* QRIO GPIOs used for deblocking */
131#define KM_I2C_DEBLOCK_PORT QRIO_GPIO_A
132#define KM_I2C_DEBLOCK_SCL 20
133#define KM_I2C_DEBLOCK_SDA 21
134
135/* High Level Configuration Options */
136#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
137#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
138
139#define CONFIG_RESET_VECTOR_ADDRESS 0xebfffffc
140
141#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
142#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
143#define CONFIG_PCIE1 /* PCIE controller 1 */
Niel Fouriedb7241d2021-01-21 13:19:20 +0100144
145/* Environment in parallel NOR-Flash */
146#define CONFIG_ENV_TOTAL_SIZE 0x040000
147#define ENV_DEL_ADDR 0xebf00000 /*direct for newenv*/
148
Niel Fouriedb7241d2021-01-21 13:19:20 +0100149/*
150 * These can be toggled for performance analysis, otherwise use default.
151 */
152#define CONFIG_SYS_CACHE_STASHING
153#define CONFIG_BACKSIDE_L2_CACHE
154#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
155#define CONFIG_BTB /* toggle branch predition */
156
157#define CONFIG_ENABLE_36BIT_PHYS
158
159/* POST memory regions test */
160#define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS
161
162/*
163 * Config the L3 Cache as L3 SRAM
164 */
165#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
166#define CONFIG_SYS_L3_SIZE 256 << 10
167
168#define CONFIG_SYS_DCSRBAR 0xf0000000
169#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
170
171/*
172 * DDR Setup
173 */
174#define CONFIG_VERY_BIG_RAM
175#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
176#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Niel Fouriedb7241d2021-01-21 13:19:20 +0100177
178#define CONFIG_DIMM_SLOTS_PER_CTLR 1
179#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
180
Niel Fouriedb7241d2021-01-21 13:19:20 +0100181#define CONFIG_SYS_SPD_BUS_NUM 0
182#define SPD_EEPROM_ADDRESS 0x54
183#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
184
Niel Fouriedb7241d2021-01-21 13:19:20 +0100185/******************************************************************************
186 * (PRAM usage)
187 * ... -------------------------------------------------------
188 * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
189 * ... |<------------------- pram -------------------------->|
190 * ... -------------------------------------------------------
191 * @END_OF_RAM:
192 * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
193 * @CONFIG_KM_PHRAM: address for /var
194 * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
195 * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
196 */
197
198/* size of rootfs in RAM */
199#define CONFIG_KM_ROOTFSSIZE 0x0
200/* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
201 * is not valid yet, which is the case for when u-boot copies itself to RAM
202 */
203#define CONFIG_PRAM ((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM) >> 10)
204
205/*
206 * IFC Definitions
207 */
208/* NOR flash on IFC CS0 */
209#define CONFIG_SYS_FLASH_BASE 0xe8000000
210#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | \
211 CONFIG_SYS_FLASH_BASE)
212
213#define CONFIG_SYS_NOR_CSPR_EXT (0x0f)
214#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
215 CSPR_PORT_SIZE_16 | /* Port size = 16 bit */\
216 0x00000010 | /* drive TE high */\
217 CSPR_MSEL_NOR | /* MSEL = NOR */\
218 CSPR_V) /* valid */
219#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64 * 1024 * 1024) /* 64MB */
220#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_AVD_TGL_PGM_EN | /* AVD toggle */\
221 CSOR_NOR_TRHZ_20 | \
222 CSOR_NOR_BCTLD)
223
224/* NOR Flash Timing Params */
225#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
226 FTIM0_NOR_TEADC(0x7) | \
227 FTIM0_NOR_TEAHC(0x1))
228#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
229 FTIM1_NOR_TRAD_NOR(0x21) | \
230 FTIM1_NOR_TSEQRAD_NOR(0x21))
231#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCH(0x1) | \
232 FTIM2_NOR_TCS(0x1) | \
233 FTIM2_NOR_TWP(0xb) | \
234 FTIM2_NOR_TWPH(0x6))
235#define CONFIG_SYS_NOR_FTIM3 0x0
236
237#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
238#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
239#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
240#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
241#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
242#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
243#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
244#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
245
246/* More NOR Flash params */
247#define CONFIG_SYS_FLASH_QUIET_TEST
248
249#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
250#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
251
252#define CONFIG_SYS_FLASH_EMPTY_INFO
253#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
254
255/* NAND Flash on IFC CS1*/
Niel Fouriedb7241d2021-01-21 13:19:20 +0100256#define CONFIG_SYS_NAND_BASE 0xfa000000
257#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
258
259#define CONFIG_SYS_NAND_CSPR_EXT (0x0f)
260#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE) | \
261 CSPR_PORT_SIZE_8 | /* Port Size = 8 bit */\
262 0x00000010 | /* drive TE high */\
263 CSPR_MSEL_NAND | /* MSEL = NAND */\
264 CSPR_V) /* valid */
265#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) /* 64kB */
266
267#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN | /* ECC encoder on */ \
268 CSOR_NAND_ECC_DEC_EN | /* ECC decoder on */ \
269 CSOR_NAND_ECC_MODE_4 | /* 4-bit ECC */ \
270 CSOR_NAND_RAL_3 | /* RAL = 3Bytes */ \
271 CSOR_NAND_PGS_2K | /* Page size = 2K */ \
272 CSOR_NAND_SPRZ_128 | /* Spare size = 128 */ \
273 CSOR_NAND_PB(64) | /* 64 Pages/Block */ \
274 CSOR_NAND_TRHZ_40 | /**/ \
275 CSOR_NAND_BCTLD) /**/
276
Niel Fouriedb7241d2021-01-21 13:19:20 +0100277/* ONFI NAND Flash mode0 Timing Params */
278#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x3) | \
279 FTIM0_NAND_TWP(0x8) | \
280 FTIM0_NAND_TWCHT(0x3) | \
281 FTIM0_NAND_TWH(0x5))
282#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1e) | \
283 FTIM1_NAND_TWBE(0x1e) | \
284 FTIM1_NAND_TRR(0x6) | \
285 FTIM1_NAND_TRP(0x8))
286#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x9) | \
287 FTIM2_NAND_TREH(0x5) | \
288 FTIM2_NAND_TWHRE(0x3c))
289#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x1e))
290
291#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
292#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
293#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
294#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
295#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
296#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
297#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
298#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
299
300/* More NAND Flash Params */
301#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
302#define CONFIG_SYS_MAX_NAND_DEVICE 1
303
304/* QRIO on IFC CS2 */
305#define CONFIG_SYS_QRIO_BASE 0xfb000000
306#define CONFIG_SYS_QRIO_BASE_PHYS (0xf00000000ull | CONFIG_SYS_QRIO_BASE)
307#define SYS_QRIO_CSPR_EXT (0x0f)
308#define SYS_QRIO_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE) | \
309 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
310 0x00000010 | /* drive TE high */\
311 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
312 CSPR_V) /* valid */
313#define SYS_QRIO_AMASK IFC_AMASK(64 * 1024) /* 64kB */
314#define SYS_QRIO_CSOR (CSOR_GPCM_TRHZ_20 |\
315 CSOR_GPCM_BCTLD)
316/* QRIO Timing parameters for IFC CS2 */
317#define SYS_QRIO_FTIM0 (FTIM0_GPCM_TACSE(0x2) | \
318 FTIM0_GPCM_TEADC(0x8) | \
319 FTIM0_GPCM_TEAHC(0x2))
320#define SYS_QRIO_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
321 FTIM1_GPCM_TRAD(0x6))
322#define SYS_QRIO_FTIM2 (FTIM2_GPCM_TCS(0x1) | \
323 FTIM2_GPCM_TCH(0x1) | \
324 FTIM2_GPCM_TWP(0x7))
325#define SYS_QRIO_FTIM3 0x04000000
326#define CONFIG_SYS_CSPR2_EXT SYS_QRIO_CSPR_EXT
327#define CONFIG_SYS_CSPR2 SYS_QRIO_CSPR
328#define CONFIG_SYS_AMASK2 SYS_QRIO_AMASK
329#define CONFIG_SYS_CSOR2 SYS_QRIO_CSOR
330#define CONFIG_SYS_CS2_FTIM0 SYS_QRIO_FTIM0
331#define CONFIG_SYS_CS2_FTIM1 SYS_QRIO_FTIM1
332#define CONFIG_SYS_CS2_FTIM2 SYS_QRIO_FTIM2
333#define CONFIG_SYS_CS2_FTIM3 SYS_QRIO_FTIM3
334
Niel Fouriedb7241d2021-01-21 13:19:20 +0100335#define CONFIG_HWCONFIG
336
337/* define to use L1 as initial stack */
338#define CONFIG_SYS_INIT_RAM_LOCK
339#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
340#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
341#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
342/* The assembler doesn't like typecast */
343#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
344 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
345 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
346#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
347
348#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
349 GENERATED_GBL_DATA_SIZE)
350#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
351
352#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
353#define CONFIG_SYS_MONITOR_LEN 0xc0000 /* 768k */
354
Niel Fouriedb7241d2021-01-21 13:19:20 +0100355/*
356 * Serial Port - controlled on board with jumper J8
357 * open - index 2
358 * shorted - index 1
359 * Retain non-DM serial port for debug purposes.
360 */
361#if !defined(CONFIG_DM_SERIAL)
Niel Fouriedb7241d2021-01-21 13:19:20 +0100362#define CONFIG_SYS_NS16550_SERIAL
363#define CONFIG_SYS_NS16550_REG_SIZE 1
364#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
365#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x11C500)
366#endif
367
368#ifndef __ASSEMBLY__
369void set_sda(int state);
370void set_scl(int state);
371int get_sda(void);
372int get_scl(void);
373#endif
374
375/*
376 * General PCI
377 * Memory space is mapped 1-1, but I/O space must start from 0.
378 */
379/* controller 1 */
380#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
381#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
382#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
383#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
384
385#define CONFIG_SYS_BMAN_NUM_PORTALS 10
386#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
387#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
388#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
389#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
390#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
391#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
392 CONFIG_SYS_BMAN_CENA_SIZE)
393#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
394#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
395#define CONFIG_SYS_QMAN_NUM_PORTALS 10
396#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
397#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
398#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
399#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
400#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
401#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
402 CONFIG_SYS_QMAN_CENA_SIZE)
403#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
404#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
405
406#define CONFIG_SYS_DPAA_FMAN
407#define CONFIG_SYS_DPAA_PME
408
Niel Fouriedb7241d2021-01-21 13:19:20 +0100409#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
410
411/* Qman / Bman */
412/* RGMII (FM1@DTESC5) is local managemant interface */
413#define CONFIG_SYS_RGMII2_PHY_ADDR 0x11
414#define CONFIG_ETHPRIME "fm1-mac5"
415
416/*
417 * Hardware Watchdog
418 */
419#define CONFIG_WATCHDOG_PRESC 34 /* wdog prescaler 2^(64-34) ~10min */
420#define CONFIG_WATCHDOG_RC WRC_CHIP /* reset chip on watchdog event */
421
422/*
423 * For booting Linux, the board info and command line data
424 * have to be in the first 64 MB of memory, since this is
425 * the maximum mapped by the Linux kernel during initialization.
426 */
427#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
428#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
429
430/*
431 * Environment Configuration
432 */
433#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
434#define CONFIG_KM_DEF_ENV
435#endif
436
437#define __USB_PHY_TYPE utmi
438
439#define CONFIG_KM_DEF_ENV_CPU \
440 "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0" \
441 "cramfsloadfdt=" \
442 "cramfsload ${fdt_addr_r} " \
443 "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0" \
444 "u-boot=" CONFIG_HOSTNAME "/u-boot.bin\0" \
445 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
446 " +${filesize} && " \
447 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) \
448 " +${filesize} && " \
449 "cp.b ${load_addr_r} " \
450 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize} && " \
451 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
452 " +${filesize}\0" \
453 "update-nor=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
454 " +${filesize} && " \
455 "erase " __stringify(CONFIG_SYS_FLASH_BASE) \
456 " +${filesize} && " \
457 "cp.b ${load_addr_r} " \
458 __stringify(CONFIG_SYS_FLASH_BASE) " ${filesize} && " \
459 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
460 " +" __stringify(CONFIG_SYS_MONITOR_LEN) "\0" \
461 "set_fdthigh=true\0" \
462 "checkfdt=true\0" \
463 "fpgacfg=true\0" \
464 ""
465
466#define CONFIG_HW_ENV_SETTINGS \
467 "hwconfig=fsl_ddr:ctlr_intlv=cacheline\0" \
468 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
469 "usb_dr_mode=host\0"
470
471#define CONFIG_KM_NEW_ENV \
472 "newenv=protect off " __stringify(ENV_DEL_ADDR) \
473 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && " \
474 "erase " __stringify(ENV_DEL_ADDR) \
475 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && " \
476 "protect on " __stringify(ENV_DEL_ADDR) \
477 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) "\0"
478
479/* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
480#ifndef CONFIG_KM_DEF_ARCH
481#define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
482#endif
483
484#define CONFIG_EXTRA_ENV_SETTINGS \
485 CONFIG_KM_DEF_ENV \
486 CONFIG_KM_DEF_ARCH \
487 CONFIG_KM_NEW_ENV \
488 CONFIG_HW_ENV_SETTINGS \
489 "EEprom_ivm=pca9547:70:9\0" \
490 ""
491
492#endif /* __KMCENT2_H */