Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 1 | /* |
Haiying Wang | 57b6e9c | 2007-01-22 12:37:30 -0600 | [diff] [blame] | 2 | * Copyright 2006, 2007 Freescale Semiconductor. |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | #include <common.h> |
| 24 | #include <pci.h> |
| 25 | #include <asm/processor.h> |
| 26 | #include <asm/immap_86xx.h> |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 27 | #include <asm/immap_fsl_pci.h> |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 28 | #include <asm/fsl_ddr_sdram.h> |
Haiying Wang | 57b6e9c | 2007-01-22 12:37:30 -0600 | [diff] [blame] | 29 | #include <asm/io.h> |
Jon Loeliger | 6160aa4 | 2007-11-28 14:47:18 -0600 | [diff] [blame] | 30 | #include <libfdt.h> |
| 31 | #include <fdt_support.h> |
Ben Warren | 65b8623 | 2008-08-31 21:41:08 -0700 | [diff] [blame] | 32 | #include <netdev.h> |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 33 | |
Jon Loeliger | de5fbb8 | 2007-08-15 12:20:40 -0500 | [diff] [blame] | 34 | #include "../common/pixis.h" |
Jon Loeliger | 72f8a8e | 2006-05-31 11:24:28 -0500 | [diff] [blame] | 35 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 36 | long int fixed_sdram(void); |
| 37 | |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 38 | int board_early_init_f(void) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 39 | { |
Jon Loeliger | e65e32e | 2006-05-31 12:44:44 -0500 | [diff] [blame] | 40 | return 0; |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 41 | } |
| 42 | |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 43 | int checkboard(void) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 44 | { |
Wolfgang Denk | 12cec0a | 2008-07-11 01:16:00 +0200 | [diff] [blame] | 45 | printf ("Board: MPC8641HPCN, System ID: 0x%02x, " |
| 46 | "System Version: 0x%02x, FPGA Version: 0x%02x\n", |
Kumar Gala | 379cf6b | 2008-06-19 01:45:27 -0500 | [diff] [blame] | 47 | in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER), |
| 48 | in8(PIXIS_BASE + PIXIS_PVER)); |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 49 | return 0; |
| 50 | } |
| 51 | |
| 52 | |
Becky Bruce | bd99ae7 | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 53 | phys_size_t |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 54 | initdram(int board_type) |
| 55 | { |
| 56 | long dram_size = 0; |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 57 | |
| 58 | #if defined(CONFIG_SPD_EEPROM) |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 59 | dram_size = fsl_ddr_sdram(); |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 60 | #else |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 61 | dram_size = fixed_sdram(); |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 62 | #endif |
| 63 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #if defined(CONFIG_SYS_RAMBOOT) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 65 | puts(" DDR: "); |
| 66 | return dram_size; |
| 67 | #endif |
Jon Loeliger | e65e32e | 2006-05-31 12:44:44 -0500 | [diff] [blame] | 68 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 69 | puts(" DDR: "); |
| 70 | return dram_size; |
| 71 | } |
| 72 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 73 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 74 | #if !defined(CONFIG_SPD_EEPROM) |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 75 | /* |
| 76 | * Fixed sdram init -- doesn't use serial presence detect. |
| 77 | */ |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 78 | long int |
| 79 | fixed_sdram(void) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 80 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #if !defined(CONFIG_SYS_RAMBOOT) |
| 82 | volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR; |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 83 | volatile ccsr_ddr_t *ddr = &immap->im_ddr1; |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 84 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS; |
| 86 | ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG; |
| 87 | ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; |
| 88 | ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; |
| 89 | ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; |
| 90 | ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; |
| 91 | ddr->sdram_mode_1 = CONFIG_SYS_DDR_MODE_1; |
| 92 | ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2; |
| 93 | ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL; |
| 94 | ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT; |
| 95 | ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL; |
| 96 | ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL; |
| 97 | ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS; |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 98 | |
| 99 | #if defined (CONFIG_DDR_ECC) |
| 100 | ddr->err_disable = 0x0000008D; |
| 101 | ddr->err_sbe = 0x00ff0000; |
| 102 | #endif |
| 103 | asm("sync;isync"); |
Jon Loeliger | e65e32e | 2006-05-31 12:44:44 -0500 | [diff] [blame] | 104 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 105 | udelay(500); |
| 106 | |
| 107 | #if defined (CONFIG_DDR_ECC) |
| 108 | /* Enable ECC checking */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | ddr->sdram_cfg_1 = (CONFIG_SYS_DDR_CONTROL | 0x20000000); |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 110 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CONTROL; |
| 112 | ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2; |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 113 | #endif |
| 114 | asm("sync; isync"); |
Jon Loeliger | e65e32e | 2006-05-31 12:44:44 -0500 | [diff] [blame] | 115 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 116 | udelay(500); |
| 117 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024; |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 119 | } |
| 120 | #endif /* !defined(CONFIG_SPD_EEPROM) */ |
| 121 | |
| 122 | |
| 123 | #if defined(CONFIG_PCI) |
| 124 | /* |
| 125 | * Initialize PCI Devices, report devices found. |
| 126 | */ |
| 127 | |
| 128 | #ifndef CONFIG_PCI_PNP |
| 129 | static struct pci_config_table pci_fsl86xxads_config_table[] = { |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 130 | {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, |
| 131 | PCI_IDSEL_NUMBER, PCI_ANY_ID, |
| 132 | pci_cfgfunc_config_device, {PCI_ENET0_IOADDR, |
| 133 | PCI_ENET0_MEMADDR, |
| 134 | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}}, |
| 135 | {} |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 136 | }; |
| 137 | #endif |
| 138 | |
| 139 | |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 140 | static struct pci_controller pci1_hose = { |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 141 | #ifndef CONFIG_PCI_PNP |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 142 | config_table:pci_mpc86xxcts_config_table |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 143 | #endif |
| 144 | }; |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 145 | #endif /* CONFIG_PCI */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 146 | |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 147 | #ifdef CONFIG_PCI2 |
| 148 | static struct pci_controller pci2_hose; |
| 149 | #endif /* CONFIG_PCI2 */ |
| 150 | |
| 151 | int first_free_busno = 0; |
| 152 | |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 153 | extern int fsl_pci_setup_inbound_windows(struct pci_region *r); |
| 154 | extern void fsl_pci_init(struct pci_controller *hose); |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 155 | |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 156 | void pci_init_board(void) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 157 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR; |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 159 | volatile ccsr_gur_t *gur = &immap->im_gur; |
| 160 | uint devdisr = gur->devdisr; |
Jon Loeliger | 6bcd30c | 2008-02-20 14:22:26 -0600 | [diff] [blame] | 161 | uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL) |
| 162 | >> MPC8641_PORDEVSR_IO_SEL_SHIFT; |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 163 | |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 164 | #ifdef CONFIG_PCI1 |
| 165 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR; |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 167 | struct pci_controller *hose = &pci1_hose; |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 168 | struct pci_region *r = hose->regions; |
| 169 | |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 170 | #ifdef DEBUG |
Jon Loeliger | 6bcd30c | 2008-02-20 14:22:26 -0600 | [diff] [blame] | 171 | uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA) |
| 172 | >> MPC8641_PORBMSR_HA_SHIFT; |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 173 | uint pex1_agent = (host1_agent == 0) || (host1_agent == 1); |
| 174 | #endif |
| 175 | if ((io_sel == 2 || io_sel == 3 || io_sel == 5 |
| 176 | || io_sel == 6 || io_sel == 7 || io_sel == 0xF) |
| 177 | && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) { |
| 178 | debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host"); |
| 179 | debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det); |
| 180 | if (pci->pme_msg_det) { |
| 181 | pci->pme_msg_det = 0xffffffff; |
| 182 | debug(" with errors. Clearing. Now 0x%08x", |
| 183 | pci->pme_msg_det); |
| 184 | } |
| 185 | debug("\n"); |
| 186 | |
| 187 | /* inbound */ |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 188 | r += fsl_pci_setup_inbound_windows(r); |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 189 | |
| 190 | /* outbound memory */ |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 191 | pci_set_region(r++, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | CONFIG_SYS_PCI1_MEM_BASE, |
| 193 | CONFIG_SYS_PCI1_MEM_PHYS, |
| 194 | CONFIG_SYS_PCI1_MEM_SIZE, |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 195 | PCI_REGION_MEM); |
| 196 | |
| 197 | /* outbound io */ |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 198 | pci_set_region(r++, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | CONFIG_SYS_PCI1_IO_BASE, |
| 200 | CONFIG_SYS_PCI1_IO_PHYS, |
| 201 | CONFIG_SYS_PCI1_IO_SIZE, |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 202 | PCI_REGION_IO); |
| 203 | |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 204 | hose->region_count = r - hose->regions; |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 205 | |
| 206 | hose->first_busno=first_free_busno; |
| 207 | pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); |
| 208 | |
| 209 | fsl_pci_init(hose); |
| 210 | |
| 211 | first_free_busno=hose->last_busno+1; |
| 212 | printf (" PCI-EXPRESS 1 on bus %02x - %02x\n", |
| 213 | hose->first_busno,hose->last_busno); |
| 214 | |
| 215 | /* |
| 216 | * Activate ULI1575 legacy chip by performing a fake |
| 217 | * memory access. Needed to make ULI RTC work. |
| 218 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | in_be32((unsigned *) ((char *)(CONFIG_SYS_PCI1_MEM_BASE |
| 220 | + CONFIG_SYS_PCI1_MEM_SIZE - 0x1000000))); |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 221 | |
| 222 | } else { |
| 223 | puts("PCI-EXPRESS 1: Disabled\n"); |
| 224 | } |
| 225 | } |
| 226 | #else |
| 227 | puts("PCI-EXPRESS1: Disabled\n"); |
| 228 | #endif /* CONFIG_PCI1 */ |
| 229 | |
| 230 | #ifdef CONFIG_PCI2 |
| 231 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI2_ADDR; |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 233 | struct pci_controller *hose = &pci2_hose; |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 234 | struct pci_region *r = hose->regions; |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 235 | |
| 236 | /* inbound */ |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 237 | r += fsl_pci_setup_inbound_windows(r); |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 238 | |
| 239 | /* outbound memory */ |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 240 | pci_set_region(r++, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | CONFIG_SYS_PCI2_MEM_BASE, |
| 242 | CONFIG_SYS_PCI2_MEM_PHYS, |
| 243 | CONFIG_SYS_PCI2_MEM_SIZE, |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 244 | PCI_REGION_MEM); |
| 245 | |
| 246 | /* outbound io */ |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 247 | pci_set_region(r++, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | CONFIG_SYS_PCI2_IO_BASE, |
| 249 | CONFIG_SYS_PCI2_IO_PHYS, |
| 250 | CONFIG_SYS_PCI2_IO_SIZE, |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 251 | PCI_REGION_IO); |
| 252 | |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 253 | hose->region_count = r - hose->regions; |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 254 | |
| 255 | hose->first_busno=first_free_busno; |
| 256 | pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); |
| 257 | |
| 258 | fsl_pci_init(hose); |
| 259 | |
| 260 | first_free_busno=hose->last_busno+1; |
| 261 | printf (" PCI-EXPRESS 2 on bus %02x - %02x\n", |
| 262 | hose->first_busno,hose->last_busno); |
| 263 | } |
| 264 | #else |
| 265 | puts("PCI-EXPRESS 2: Disabled\n"); |
| 266 | #endif /* CONFIG_PCI2 */ |
| 267 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 268 | } |
| 269 | |
Jon Loeliger | 84640c9 | 2008-02-18 14:01:56 -0600 | [diff] [blame] | 270 | |
Jon Loeliger | 6160aa4 | 2007-11-28 14:47:18 -0600 | [diff] [blame] | 271 | #if defined(CONFIG_OF_BOARD_SETUP) |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 272 | extern void ft_fsl_pci_setup(void *blob, const char *pci_alias, |
| 273 | struct pci_controller *hose); |
Jon Loeliger | 84640c9 | 2008-02-18 14:01:56 -0600 | [diff] [blame] | 274 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 275 | void |
| 276 | ft_board_setup(void *blob, bd_t *bd) |
| 277 | { |
Jon Loeliger | 84640c9 | 2008-02-18 14:01:56 -0600 | [diff] [blame] | 278 | ft_cpu_setup(blob, bd); |
Jon Loeliger | 6160aa4 | 2007-11-28 14:47:18 -0600 | [diff] [blame] | 279 | |
Ed Swarthout | f835840 | 2007-08-30 01:58:48 -0500 | [diff] [blame] | 280 | #ifdef CONFIG_PCI1 |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 281 | ft_fsl_pci_setup(blob, "pci0", &pci1_hose); |
Ed Swarthout | f835840 | 2007-08-30 01:58:48 -0500 | [diff] [blame] | 282 | #endif |
| 283 | #ifdef CONFIG_PCI2 |
Kumar Gala | 7772ccd | 2008-10-22 14:38:55 -0500 | [diff] [blame] | 284 | ft_fsl_pci_setup(blob, "pci1", &pci2_hose); |
Ed Swarthout | f835840 | 2007-08-30 01:58:48 -0500 | [diff] [blame] | 285 | #endif |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 286 | } |
| 287 | #endif |
| 288 | |
Jon Loeliger | 72f8a8e | 2006-05-31 11:24:28 -0500 | [diff] [blame] | 289 | |
Haiying Wang | 43d624d | 2006-07-28 12:41:18 -0400 | [diff] [blame] | 290 | /* |
| 291 | * get_board_sys_clk |
| 292 | * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ |
| 293 | */ |
| 294 | |
Jon Loeliger | 4fbb09c | 2006-08-22 12:25:27 -0500 | [diff] [blame] | 295 | unsigned long |
| 296 | get_board_sys_clk(ulong dummy) |
Haiying Wang | 43d624d | 2006-07-28 12:41:18 -0400 | [diff] [blame] | 297 | { |
| 298 | u8 i, go_bit, rd_clks; |
| 299 | ulong val = 0; |
| 300 | |
| 301 | go_bit = in8(PIXIS_BASE + PIXIS_VCTL); |
| 302 | go_bit &= 0x01; |
| 303 | |
| 304 | rd_clks = in8(PIXIS_BASE + PIXIS_VCFGEN0); |
| 305 | rd_clks &= 0x1C; |
| 306 | |
| 307 | /* |
| 308 | * Only if both go bit and the SCLK bit in VCFGEN0 are set |
| 309 | * should we be using the AUX register. Remember, we also set the |
| 310 | * GO bit to boot from the alternate bank on the on-board flash |
| 311 | */ |
| 312 | |
| 313 | if (go_bit) { |
| 314 | if (rd_clks == 0x1c) |
| 315 | i = in8(PIXIS_BASE + PIXIS_AUX); |
| 316 | else |
| 317 | i = in8(PIXIS_BASE + PIXIS_SPD); |
| 318 | } else { |
| 319 | i = in8(PIXIS_BASE + PIXIS_SPD); |
| 320 | } |
| 321 | |
| 322 | i &= 0x07; |
| 323 | |
| 324 | switch (i) { |
| 325 | case 0: |
| 326 | val = 33000000; |
| 327 | break; |
| 328 | case 1: |
| 329 | val = 40000000; |
| 330 | break; |
| 331 | case 2: |
| 332 | val = 50000000; |
| 333 | break; |
| 334 | case 3: |
| 335 | val = 66000000; |
| 336 | break; |
| 337 | case 4: |
| 338 | val = 83000000; |
| 339 | break; |
| 340 | case 5: |
| 341 | val = 100000000; |
| 342 | break; |
| 343 | case 6: |
| 344 | val = 134000000; |
| 345 | break; |
| 346 | case 7: |
| 347 | val = 166000000; |
| 348 | break; |
| 349 | } |
| 350 | |
| 351 | return val; |
| 352 | } |
Ben Warren | 65b8623 | 2008-08-31 21:41:08 -0700 | [diff] [blame] | 353 | |
| 354 | int board_eth_init(bd_t *bis) |
| 355 | { |
| 356 | /* Initialize TSECs */ |
| 357 | cpu_eth_init(bis); |
| 358 | return pci_eth_init(bis); |
| 359 | } |