blob: 5023c1c97aec67f659e4813a8450a7572be1a4e7 [file] [log] [blame]
Jon Loeliger5c8aa972006-04-26 17:58:56 -05001/*
2 * Copyright 2004 Freescale Semiconductor.
Jon Loeliger8827a732006-05-31 13:55:35 -05003 * Jeff Brown
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#include <common.h>
Jon Loeliger72f8a8e2006-05-31 11:24:28 -050028#include <command.h>
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029#include <pci.h>
30#include <asm/processor.h>
31#include <asm/immap_86xx.h>
32#include <spd.h>
33
34#if defined(CONFIG_OF_FLAT_TREE)
35#include <ft_build.h>
36extern void ft_cpu_setup(void *blob, bd_t *bd);
37#endif
38
Jon Loeliger72f8a8e2006-05-31 11:24:28 -050039#include "pixis.h"
40
Jon Loeliger5c8aa972006-04-26 17:58:56 -050041#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
42extern void ddr_enable_ecc(unsigned int dram_size);
43#endif
44
Jon Loeligere65e32e2006-05-31 12:44:44 -050045#if defined(CONFIG_SPD_EEPROM)
46#include "spd_sdram.h"
47#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -050048
Jon Loeliger5c8aa972006-04-26 17:58:56 -050049void sdram_init(void);
50long int fixed_sdram(void);
51
52
53int board_early_init_f (void)
54{
Jon Loeligere65e32e2006-05-31 12:44:44 -050055 return 0;
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056}
57
58int checkboard (void)
59{
60 puts("Board: MPC8641HPCN\n");
61
62#ifdef CONFIG_PCI
63
Jon Loeligere65e32e2006-05-31 12:44:44 -050064 volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
65 volatile ccsr_gur_t *gur = &immap->im_gur;
66 volatile ccsr_pex_t *pex1 = &immap->im_pex1;
Jon Loeliger5c8aa972006-04-26 17:58:56 -050067
Jon Loeligere65e32e2006-05-31 12:44:44 -050068 uint devdisr = gur->devdisr;
69 uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
70 uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
71 uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
Jon Loeliger5c8aa972006-04-26 17:58:56 -050072
Jon Loeligere65e32e2006-05-31 12:44:44 -050073 if ((io_sel == 2 || io_sel == 3 || io_sel == 5
74 || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
75 && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
76 debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
77 debug("0x%08x=0x%08x ", &pex1->pme_msg_det, pex1->pme_msg_det);
78 if (pex1->pme_msg_det) {
79 pex1->pme_msg_det = 0xffffffff;
80 debug(" with errors. Clearing. Now 0x%08x",
81 pex1->pme_msg_det);
82 }
83 debug ("\n");
84 } else {
85 puts("PCI-EXPRESS 1: Disabled\n");
86 }
Jon Loeliger5c8aa972006-04-26 17:58:56 -050087
88#else
Jon Loeligere65e32e2006-05-31 12:44:44 -050089 puts("PCI-EXPRESS1: Disabled\n");
Jon Loeliger5c8aa972006-04-26 17:58:56 -050090#endif
91
Jon Loeliger5c8aa972006-04-26 17:58:56 -050092 return 0;
93}
94
95
96long int
97initdram(int board_type)
98{
99 long dram_size = 0;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500100
101#if defined(CONFIG_SPD_EEPROM)
102 dram_size = spd_sdram ();
103#else
104 dram_size = fixed_sdram ();
105#endif
106
107#if defined(CFG_RAMBOOT)
108 puts(" DDR: ");
109 return dram_size;
110#endif
Jon Loeligere65e32e2006-05-31 12:44:44 -0500111
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500112#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
113 /*
114 * Initialize and enable DDR ECC.
115 */
116 ddr_enable_ecc(dram_size);
117#endif
118
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500119 puts(" DDR: ");
120 return dram_size;
121}
122
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500123
124#if defined(CFG_DRAM_TEST)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500125int testdram(void)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500126{
127 uint *pstart = (uint *) CFG_MEMTEST_START;
128 uint *pend = (uint *) CFG_MEMTEST_END;
129 uint *p;
130
Jon Loeligere65e32e2006-05-31 12:44:44 -0500131 puts("SDRAM test phase 1:\n");
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500132 for (p = pstart; p < pend; p++)
133 *p = 0xaaaaaaaa;
134
135 for (p = pstart; p < pend; p++) {
136 if (*p != 0xaaaaaaaa) {
137 printf ("SDRAM test fails at: %08x\n", (uint) p);
138 return 1;
139 }
140 }
141
Jon Loeligere65e32e2006-05-31 12:44:44 -0500142 puts("SDRAM test phase 2:\n");
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143 for (p = pstart; p < pend; p++)
144 *p = 0x55555555;
145
146 for (p = pstart; p < pend; p++) {
147 if (*p != 0x55555555) {
148 printf ("SDRAM test fails at: %08x\n", (uint) p);
149 return 1;
150 }
151 }
152
Jon Loeligere65e32e2006-05-31 12:44:44 -0500153 puts("SDRAM test passed.\n");
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500154 return 0;
155}
156#endif
157
158
159#if !defined(CONFIG_SPD_EEPROM)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500160/*
161 * Fixed sdram init -- doesn't use serial presence detect.
162 */
163long int fixed_sdram(void)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500164{
165#if !defined(CFG_RAMBOOT)
166 volatile immap_t *immap = (immap_t *)CFG_IMMR;
167 volatile ccsr_ddr_t *ddr= &immap->im_ddr1;
168
169 ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
170 ddr->cs0_config = CFG_DDR_CS0_CONFIG;
171 ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
172 ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
173 ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
174 ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
175 ddr->sdram_mode_1 = CFG_DDR_MODE_1;
176 ddr->sdram_mode_2 = CFG_DDR_MODE_2;
177 ddr->sdram_interval = CFG_DDR_INTERVAL;
Jon Loeligere65e32e2006-05-31 12:44:44 -0500178 ddr->sdram_data_init = CFG_DDR_DATA_INIT;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500179 ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
Jon Loeligere65e32e2006-05-31 12:44:44 -0500180 ddr->sdram_ocd_cntl = CFG_DDR_OCD_CTRL;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500181 ddr->sdram_ocd_status = CFG_DDR_OCD_STATUS;
182
183#if defined (CONFIG_DDR_ECC)
184 ddr->err_disable = 0x0000008D;
185 ddr->err_sbe = 0x00ff0000;
186#endif
187 asm("sync;isync");
Jon Loeligere65e32e2006-05-31 12:44:44 -0500188
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500189 udelay(500);
190
191#if defined (CONFIG_DDR_ECC)
192 /* Enable ECC checking */
193 ddr->sdram_cfg_1 = (CFG_DDR_CONTROL | 0x20000000);
194#else
195 ddr->sdram_cfg_1 = CFG_DDR_CONTROL;
196 ddr->sdram_cfg_2 = CFG_DDR_CONTROL2;
197#endif
198 asm("sync; isync");
Jon Loeligere65e32e2006-05-31 12:44:44 -0500199
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500200 udelay(500);
201#endif
202 return CFG_SDRAM_SIZE * 1024 * 1024;
203}
204#endif /* !defined(CONFIG_SPD_EEPROM) */
205
206
207#if defined(CONFIG_PCI)
208/*
209 * Initialize PCI Devices, report devices found.
210 */
211
212#ifndef CONFIG_PCI_PNP
213static struct pci_config_table pci_fsl86xxads_config_table[] = {
214 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
215 PCI_IDSEL_NUMBER, PCI_ANY_ID,
216 pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
217 PCI_ENET0_MEMADDR,
218 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
219 } },
220 { }
221};
222#endif
223
224
225static struct pci_controller hose = {
226#ifndef CONFIG_PCI_PNP
227 config_table: pci_mpc86xxcts_config_table,
228#endif
229};
230
231#endif /* CONFIG_PCI */
232
233
234void
235pci_init_board(void)
236{
237#ifdef CONFIG_PCI
238 extern void pci_mpc86xx_init(struct pci_controller *hose);
239
240 pci_mpc86xx_init(&hose);
241#endif /* CONFIG_PCI */
242}
243
244#if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
245void
246ft_board_setup(void *blob, bd_t *bd)
247{
248 u32 *p;
249 int len;
250
251 ft_cpu_setup(blob, bd);
Jon Loeligere65e32e2006-05-31 12:44:44 -0500252
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500253 p = ft_get_prop(blob, "/memory/reg", &len);
254 if (p != NULL) {
255 *p++ = cpu_to_be32(bd->bi_memstart);
256 *p = cpu_to_be32(bd->bi_memsize);
257 }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500258}
259#endif
260
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500261
262void
263mpc8641_reset_board(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
264{
265 char cmd;
266 ulong val;
267 ulong corepll;
268
Jon Loeligere65e32e2006-05-31 12:44:44 -0500269 /*
270 * No args is a simple reset request.
271 */
Jon Loeliger164e3872006-06-22 08:51:46 -0500272 if (argc <= 1) {
Jon Loeligere65e32e2006-05-31 12:44:44 -0500273 out8(PIXIS_BASE + PIXIS_RST, 0);
274 /* not reached */
275 }
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500276
Jon Loeligere65e32e2006-05-31 12:44:44 -0500277 cmd = argv[1][1];
278 switch (cmd) {
279 case 'f': /* reset with frequency changed */
280 if (argc < 5)
281 goto my_usage;
282 read_from_px_regs(0);
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500283
Jon Loeligere65e32e2006-05-31 12:44:44 -0500284 val = set_px_sysclk(simple_strtoul(argv[2], NULL, 10));
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500285
Jon Loeligere65e32e2006-05-31 12:44:44 -0500286 corepll = strfractoint(argv[3]);
287 val = val + set_px_corepll(corepll);
288 val = val + set_px_mpxpll(simple_strtoul(argv[4], NULL, 10));
289 if (val == 3) {
290 puts("Setting registers VCFGEN0 and VCTL\n");
291 read_from_px_regs(1);
292 puts("Resetting board with values from VSPEED0, VSPEED1, VCLKH, and VCLKL ....\n");
293 set_px_go();
294 } else
295 goto my_usage;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500296
Jon Loeligere65e32e2006-05-31 12:44:44 -0500297 while (1); /* Not reached */
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500298
Jon Loeligere65e32e2006-05-31 12:44:44 -0500299 case 'l':
300 if (argv[2][1] == 'f') {
301 read_from_px_regs(0);
302 read_from_px_regs_altbank(0);
303 /* reset with frequency changed */
304 val = set_px_sysclk(simple_strtoul(argv[3], NULL, 10));
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500305
Jon Loeligere65e32e2006-05-31 12:44:44 -0500306 corepll = strfractoint(argv[4]);
307 val = val + set_px_corepll(corepll);
308 val = val + set_px_mpxpll(simple_strtoul(argv[5], NULL, 10));
309 if (val == 3) {
310 puts("Setting registers VCFGEN0, VCFGEN1, VBOOT, and VCTL\n");
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500311 set_altbank();
Jon Loeligere65e32e2006-05-31 12:44:44 -0500312 read_from_px_regs(1);
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500313 read_from_px_regs_altbank(1);
Jon Loeligere65e32e2006-05-31 12:44:44 -0500314 puts("Enabling watchdog timer on the FPGA and resetting board with values from VSPEED0, VSPEED1, VCLKH, and VCLKL to boot from the other bank ....\n");
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500315 set_px_go_with_watchdog();
Jon Loeligere65e32e2006-05-31 12:44:44 -0500316 } else
317 goto my_usage;
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500318
Jon Loeligere65e32e2006-05-31 12:44:44 -0500319 while(1); /* Not reached */
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500320
Jon Loeligere65e32e2006-05-31 12:44:44 -0500321 } else if(argv[2][1] == 'd'){
322 /*
323 * Reset from alternate bank without changing
324 * frequencies but with watchdog timer enabled.
325 */
326 read_from_px_regs(0);
327 read_from_px_regs_altbank(0);
328 puts("Setting registers VCFGEN1, VBOOT, and VCTL\n");
329 set_altbank();
330 read_from_px_regs_altbank(1);
331 puts("Enabling watchdog timer on the FPGA and resetting board to boot from the other bank....\n");
332 set_px_go_with_watchdog();
333 while(1); /* Not reached */
334
335 } else {
336 /*
337 * Reset from next bank without changing
338 * frequency and without watchdog timer enabled.
339 */
340 read_from_px_regs(0);
341 read_from_px_regs_altbank(0);
342 if(argc > 2)
343 goto my_usage;
344 puts("Setting registers VCFGNE1, VBOOT, and VCTL\n");
345 set_altbank();
346 read_from_px_regs_altbank(1);
347 puts("Resetting board to boot from the other bank....\n");
348 set_px_go();
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500349 }
350
Jon Loeligere65e32e2006-05-31 12:44:44 -0500351 default:
352 goto my_usage;
353 }
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500354
Jon Loeliger8827a732006-05-31 13:55:35 -0500355my_usage:
Jon Loeligere65e32e2006-05-31 12:44:44 -0500356 puts("\nUsage: reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n");
357 puts(" reset altbank [cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>]\n");
358 puts(" reset altbank [wd]\n");
359 puts("For example: reset cf 40 2.5 10\n");
360 puts("See MPC8641HPCN Design Workbook for valid values of command line parameters.\n");
Jon Loeliger72f8a8e2006-05-31 11:24:28 -0500361}
Haiying Wang43d624d2006-07-28 12:41:18 -0400362
363/*
364 * get_board_sys_clk
365 * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
366 */
367
368unsigned long get_board_sys_clk(ulong dummy)
369{
370 u8 i, go_bit, rd_clks;
371 ulong val = 0;
372
373 go_bit = in8(PIXIS_BASE + PIXIS_VCTL);
374 go_bit &= 0x01;
375
376 rd_clks = in8(PIXIS_BASE + PIXIS_VCFGEN0);
377 rd_clks &= 0x1C;
378
379 /*
380 * Only if both go bit and the SCLK bit in VCFGEN0 are set
381 * should we be using the AUX register. Remember, we also set the
382 * GO bit to boot from the alternate bank on the on-board flash
383 */
384
385 if (go_bit) {
386 if (rd_clks == 0x1c)
387 i = in8(PIXIS_BASE + PIXIS_AUX);
388 else
389 i = in8(PIXIS_BASE + PIXIS_SPD);
390 } else {
391 i = in8(PIXIS_BASE + PIXIS_SPD);
392 }
393
394 i &= 0x07;
395
396 switch (i) {
397 case 0:
398 val = 33000000;
399 break;
400 case 1:
401 val = 40000000;
402 break;
403 case 2:
404 val = 50000000;
405 break;
406 case 3:
407 val = 66000000;
408 break;
409 case 4:
410 val = 83000000;
411 break;
412 case 5:
413 val = 100000000;
414 break;
415 case 6:
416 val = 134000000;
417 break;
418 case 7:
419 val = 166000000;
420 break;
421 }
422
423 return val;
424}
425