blob: c2c075be6f055124e1d4ce126f9e47bbd863a274 [file] [log] [blame]
wdenkbfad55d2005-03-14 23:56:42 +00001/*
2 * Copyright 2005 DENX Software Engineering
3 * Copyright 2004 Freescale Semiconductor.
4 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * TQM8540 board configuration file
28 *
29 * Make sure you change the MAC address and other network params first,
30 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
31 */
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
36/* High Level Configuration Options */
37#define CONFIG_BOOKE 1 /* BOOKE */
38#define CONFIG_E500 1 /* BOOKE e500 family */
39#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
40#define CONFIG_MPC8540 1 /* MPC8540 specific */
41#define CONFIG_TQM8540 1 /* TQM8540 board specific */
42
43#undef CONFIG_PCI
44#define CONFIG_TSEC_ENET /* tsec ethernet support */
45#define CONFIG_ENV_OVERWRITE
46#undef CONFIG_DDR_ECC /* only for ECC DDR module */
47#define CONFIG_DDR_DLL /* possible DLL fix needed */
48#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
49
50
51/*
52 * sysclk for MPC85xx
53 *
54 * Two valid values are:
55 * 33000000
56 * 66000000
57 *
58 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
59 * is likely the desired value here, so that is now the default.
60 * The board, however, can run at 66MHz. In any event, this value
61 * must match the settings of some switches. Details can be found
62 * in the README.mpc85xxads.
63 */
64
65#ifndef CONFIG_SYS_CLK_FREQ
66#define CONFIG_SYS_CLK_FREQ 33000000
67#endif
68
69
70/*
71 * These can be toggled for performance analysis, otherwise use default.
72 */
73#define CONFIG_L2_CACHE /* toggle L2 cache */
74#define CONFIG_BTB /* toggle branch predition */
75#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
76
77#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
78
79#undef CFG_DRAM_TEST /* memory test, takes time */
80#define CFG_MEMTEST_START 0x00000000 /* memtest region */
81#define CFG_MEMTEST_END 0x10000000
82
83
84/*
85 * Base addresses -- Note these are effective addresses where the
86 * actual resources get mapped (not physical addresses)
87 */
88#define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
89#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
90#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
91
92
93/*
94 * DDR Setup
95 */
96#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
97#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
98
99#if defined(CONFIG_SPD_EEPROM)
100 /*
101 * Determine DDR configuration from I2C interface.
102 */
103 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
104
105#else
106 /*
107 * Manually set up DDR parameters
108 */
109 #define CFG_SDRAM_SIZE 512 /* DDR is 256MB */
110 #define CFG_DDR_CS0_BNDS 0x0000001f /* 0-256MB */
111 #define CFG_DDR_CS0_CONFIG 0x80000102
112 #define CFG_DDR_TIMING_1 0x47445331
113 #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
114 #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
115 #define CFG_DDR_MODE 0x40020062 /* DLL,normal,seq,4/2.5 */
116 #define CFG_DDR_INTERVAL 0x05160100 /* autocharge,no open page */
117#endif
118
119
120/*
121 * Flash on the Local Bus
122 */
123#define CFG_LBC_FLASH_BASE 0xfe000000 /* Localbus SDRAM */
124#define CFG_LBC_FLASH_SIZE 32 /* LBC SDRAM is 32MB */
125
126#define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH 32M */
127#define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
128
129#define CFG_OR0_PRELIM 0xfe000040 /* 32MB Flash */
130#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
131#define CFG_MAX_FLASH_SECT 256 /* sectors per device */
132#undef CFG_FLASH_CHECKSUM
133#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
134#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
135
136#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
137
138#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
139#define CFG_RAMBOOT
140#else
141#undef CFG_RAMBOOT
142#endif
143
144#define CFG_FLASH_CFI_DRIVER
145#define CFG_FLASH_CFI
146#define CFG_FLASH_EMPTY_INFO
147
148#undef CONFIG_CLOCKS_IN_MHZ
149
150
151#define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */
152#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
153#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
154#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
155
156/*
157 * LSDMR masks
158 */
159#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
160#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
161#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
162#define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
163#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
164#define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
165#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
166#define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
167#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
168#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
169#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
170#define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
171#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
172#define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
173#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
174
175#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
176#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
177#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
178#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
179#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
180#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
181#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
182#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
183
184#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
185 | CFG_LBC_LSDMR_RFCR5 \
186 | CFG_LBC_LSDMR_PRETOACT3 \
187 | CFG_LBC_LSDMR_ACTTORW3 \
188 | CFG_LBC_LSDMR_BL8 \
189 | CFG_LBC_LSDMR_WRC2 \
190 | CFG_LBC_LSDMR_CL3 \
191 | CFG_LBC_LSDMR_RFEN \
192 )
193
194/*
195 * SDRAM Controller configuration sequence.
196 */
197#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
198 | CFG_LBC_LSDMR_OP_PCHALL)
199#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
200 | CFG_LBC_LSDMR_OP_ARFRSH)
201#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
202 | CFG_LBC_LSDMR_OP_ARFRSH)
203#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
204 | CFG_LBC_LSDMR_OP_MRW)
205#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
206 | CFG_LBC_LSDMR_OP_NORMAL)
207
208#define CONFIG_L1_INIT_RAM
209#define CFG_INIT_RAM_LOCK 1
210#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
211#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
212
213#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
214#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
215#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
216
217#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
218#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
219
220/* Serial Port */
221#define CONFIG_CONS_INDEX 1
222#undef CONFIG_SERIAL_SOFTWARE_FIFO
223#define CFG_NS16550
224#define CFG_NS16550_SERIAL
225#define CFG_NS16550_REG_SIZE 1
226#define CFG_NS16550_CLK get_bus_freq(0)
227
228#define CFG_BAUDRATE_TABLE \
229 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
230
231#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
232#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
233
234/* Use the HUSH parser */
235#define CFG_HUSH_PARSER
236#ifdef CFG_HUSH_PARSER
237#define CFG_PROMPT_HUSH_PS2 "> "
238#endif
239
240/* I2C */
241#define CONFIG_HARD_I2C /* I2C with hardware support*/
242#undef CONFIG_SOFT_I2C /* I2C bit-banged */
243#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
244#define CFG_I2C_SLAVE 0x7F
245#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
246
247/* RapidIO MMU */
248#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
249#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
250#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
251
252/*
253 * General PCI
254 * Addresses are mapped 1-1.
255 */
256#define CFG_PCI1_MEM_BASE 0x80000000
257#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
258#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
259#define CFG_PCI1_IO_BASE 0xe2000000
260#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
261#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
262
263#if defined(CONFIG_PCI)
264
265#define CONFIG_NET_MULTI
266#define CONFIG_PCI_PNP /* do pci plug-and-play */
267
268#undef CONFIG_EEPRO100
269#undef CONFIG_TULIP
270
271#if !defined(CONFIG_PCI_PNP)
272 #define PCI_ENET0_IOADDR 0xe0000000
273 #define PCI_ENET0_MEMADDR 0xe0000000
274 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
275#endif
276
277#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
278#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
279
280#endif /* CONFIG_PCI */
281
282
283#if defined(CONFIG_TSEC_ENET)
284
285#ifndef CONFIG_NET_MULTI
286#define CONFIG_NET_MULTI 1
287#endif
288
289#define CONFIG_MII 1 /* MII PHY management */
290#undef CONFIG_MPC85XX_TSEC1
291#define CONFIG_MPC85XX_TSEC2 1
292#define TSEC1_PHY_ADDR 0
293#define TSEC2_PHY_ADDR 1
294#define TSEC1_PHYIDX 0
295#define TSEC2_PHYIDX 0
296
297#undef CONFIG_MPC85XX_FEC
298#define FEC_PHY_ADDR 0
299#define FEC_PHYIDX 0
300
301#define CONFIG_ETHPRIME "MOTO ENET2"
302
303#endif /* CONFIG_TSEC_ENET */
304
305
306/*
307 * Environment
308 */
309#ifndef CFG_RAMBOOT
310 #define CFG_ENV_IS_IN_FLASH 1
311 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x20000)
312 #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
313 #define CFG_ENV_SIZE 0x2000
314#else
315 #define CFG_NO_FLASH 1 /* Flash is not usable now */
316 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
317 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
318 #define CFG_ENV_SIZE 0x2000
319#endif
320
321#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
322#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
323
324#if defined(CFG_RAMBOOT)
325 #if defined(CONFIG_PCI)
326 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
327 | CFG_CMD_PING \
328 | CFG_CMD_PCI \
329 | CFG_CMD_I2C) \
330 & \
331 ~(CFG_CMD_ENV \
332 | CFG_CMD_LOADS))
333 #else
334 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
335 | CFG_CMD_PING \
336 | CFG_CMD_I2C) \
337 & \
338 ~(CFG_CMD_ENV \
339 | CFG_CMD_LOADS))
340 #endif
341#else
342 #if defined(CONFIG_PCI)
343 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
344 | CFG_CMD_PCI \
345 | CFG_CMD_PING \
346 | CFG_CMD_I2C)
347 #else
348 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
349 | CFG_CMD_PING \
350 | CFG_CMD_I2C)
351 #endif
352#endif
353
354#include <cmd_confdefs.h>
355
356#undef CONFIG_WATCHDOG /* watchdog disabled */
357
358/*
359 * Miscellaneous configurable options
360 */
361#define CFG_LONGHELP /* undef to save memory */
362#define CFG_LOAD_ADDR 0x2000000 /* default load address */
363#define CFG_PROMPT "=> " /* Monitor Command Prompt */
364
365#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
366 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
367#else
368 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
369#endif
370
371#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
372#define CFG_MAXARGS 16 /* max number of command args */
373#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
374#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
375
376/*
377 * For booting Linux, the board info and command line data
378 * have to be in the first 8 MB of memory, since this is
379 * the maximum mapped by the Linux kernel during initialization.
380 */
381#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
382
383/* Cache Configuration */
384#define CFG_DCACHE_SIZE 32768
385#define CFG_CACHELINE_SIZE 32
386#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
387#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
388#endif
389
390/*
391 * Internal Definitions
392 *
393 * Boot Flags
394 */
395#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
396#define BOOTFLAG_WARM 0x02 /* Software reboot */
397
398#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
399#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
400#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
401#endif
402
403
404#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
405
406#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
407
408#define CONFIG_BAUDRATE 115200
409
410#define CONFIG_PREBOOT "echo;" \
411 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
412 "echo"
413
414#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
415
416#define CONFIG_EXTRA_ENV_SETTINGS \
417 "netdev=eth0\0" \
418 "consdev=ttyS0\0" \
419 "nfsargs=setenv bootargs root=/dev/nfs rw " \
420 "nfsroot=$serverip:$rootpath\0" \
421 "ramargs=setenv bootargs root=/dev/ram rw\0" \
422 "addip=setenv bootargs $bootargs " \
423 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
424 ":$hostname:$netdev:off panic=1\0" \
425 "addcons=setenv bootargs $bootargs " \
426 "console=$consdev,$baudrate\0" \
427 "flash_nfs=run nfsargs addip addcons;" \
428 "bootm $kernel_addr\0" \
429 "flash_self=run ramargs addip addcons;" \
430 "bootm $kernel_addr $ramdisk_addr\0" \
431 "net_nfs=tftp $loadaddr $bootfile;" \
432 "run nfsargs addip addcons;bootm\0" \
433 "rootpath=/opt/eldk/ppc_85xx\0" \
434 "bootfile=/tftpboot/tqm8540/uImage\0" \
435 "kernel_addr=40040000\0" \
436 "ramdisk_addr=40100000\0" \
437 ""
438#define CONFIG_BOOTCOMMAND "run flash_self"
439
440#endif /* __CONFIG_H */