blob: b5c12105a9d103d40c4237c9a1c60cc3dc1c8af5 [file] [log] [blame]
Peng Fanf9220172019-08-27 06:26:08 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2019 NXP
4 */
5
Marek Vasut4512d502020-04-29 15:04:24 +02006/ {
7 wdt-reboot {
8 compatible = "wdt-reboot";
9 wdt = <&wdog1>;
10 u-boot,dm-spl;
11 };
12};
13
Peng Fanab93ef62019-10-16 10:24:30 +000014&{/soc@0} {
Peng Fanf9220172019-08-27 06:26:08 +000015 u-boot,dm-pre-reloc;
16 u-boot,dm-spl;
17};
18
19&clk {
20 u-boot,dm-spl;
21 u-boot,dm-pre-reloc;
Peng Fan765ad4d2019-10-22 03:29:54 +000022 /delete-property/ assigned-clocks;
23 /delete-property/ assigned-clock-parents;
24 /delete-property/ assigned-clock-rates;
Peng Fanf9220172019-08-27 06:26:08 +000025};
26
27&osc_24m {
28 u-boot,dm-spl;
29 u-boot,dm-pre-reloc;
30};
31
32&aips1 {
33 u-boot,dm-spl;
34 u-boot,dm-pre-reloc;
35};
36
37&aips2 {
38 u-boot,dm-spl;
39};
40
41&aips3 {
42 u-boot,dm-spl;
43};
44
45&iomuxc {
46 u-boot,dm-spl;
47};
48
49&pinctrl_reg_usdhc2_vmmc {
50 u-boot,dm-spl;
51};
52
53&pinctrl_uart2 {
54 u-boot,dm-spl;
55};
56
57&pinctrl_usdhc2_gpio {
58 u-boot,dm-spl;
59};
60
61&pinctrl_usdhc2 {
62 u-boot,dm-spl;
63};
64
65&pinctrl_usdhc3 {
66 u-boot,dm-spl;
67};
68
69&gpio1 {
70 u-boot,dm-spl;
71};
72
73&gpio2 {
74 u-boot,dm-spl;
75};
76
77&gpio3 {
78 u-boot,dm-spl;
79};
80
81&gpio4 {
82 u-boot,dm-spl;
83};
84
85&gpio5 {
86 u-boot,dm-spl;
87};
88
89&uart2 {
90 u-boot,dm-spl;
91};
92
93&usdhc1 {
94 u-boot,dm-spl;
95};
96
97&usdhc2 {
98 u-boot,dm-spl;
99};
100
101&usdhc3 {
102 u-boot,dm-spl;
103};
Peng Fana9e04332019-10-16 10:24:42 +0000104
105&i2c1 {
106 u-boot,dm-spl;
107};
108
109&{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
110 u-boot,dm-spl;
111};
112
113&{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
114 u-boot,dm-spl;
115};
116
117&pinctrl_i2c1 {
118 u-boot,dm-spl;
119};
120
121&pinctrl_pmic {
122 u-boot,dm-spl;
123};
Peng Fane5f2b222019-10-22 03:30:04 +0000124
125&fec1 {
126 phy-reset-gpios = <&gpio4 22 GPIO_ACTIVE_LOW>;
127};
Marek Vasut4512d502020-04-29 15:04:24 +0200128
129&wdog1 {
130 u-boot,dm-spl;
131};