Ryan Chen | 906ab4d | 2020-08-31 14:03:05 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Ryan Chen | 5e6c9f0 | 2020-08-31 14:03:03 +0800 | [diff] [blame] | 2 | #include <dt-bindings/clock/aspeed-clock.h> |
maxims@google.com | ed365e3 | 2017-04-17 12:00:25 -0700 | [diff] [blame] | 3 | #include <dt-bindings/reset/ast2500-reset.h> |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 4 | |
| 5 | #include "ast2500.dtsi" |
| 6 | |
| 7 | / { |
| 8 | scu: clock-controller@1e6e2000 { |
| 9 | compatible = "aspeed,ast2500-scu"; |
| 10 | reg = <0x1e6e2000 0x1000>; |
| 11 | u-boot,dm-pre-reloc; |
| 12 | #clock-cells = <1>; |
| 13 | #reset-cells = <1>; |
| 14 | }; |
| 15 | |
maxims@google.com | ed365e3 | 2017-04-17 12:00:25 -0700 | [diff] [blame] | 16 | rst: reset-controller { |
| 17 | u-boot,dm-pre-reloc; |
| 18 | compatible = "aspeed,ast2500-reset"; |
maxims@google.com | ed365e3 | 2017-04-17 12:00:25 -0700 | [diff] [blame] | 19 | #reset-cells = <1>; |
| 20 | }; |
| 21 | |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 22 | sdrammc: sdrammc@1e6e0000 { |
| 23 | u-boot,dm-pre-reloc; |
| 24 | compatible = "aspeed,ast2500-sdrammc"; |
| 25 | reg = <0x1e6e0000 0x174 |
| 26 | 0x1e6e0200 0x1d4 >; |
maxims@google.com | ed365e3 | 2017-04-17 12:00:25 -0700 | [diff] [blame] | 27 | #reset-cells = <1>; |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 28 | clocks = <&scu ASPEED_CLK_MPLL>; |
Chia-Wei, Wang | acc7836 | 2020-10-15 10:25:13 +0800 | [diff] [blame] | 29 | resets = <&rst ASPEED_RESET_SDRAM>; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 30 | }; |
| 31 | |
| 32 | ahb { |
| 33 | u-boot,dm-pre-reloc; |
| 34 | |
| 35 | apb { |
| 36 | u-boot,dm-pre-reloc; |
Eddie James | 6bd7aeb | 2019-08-15 14:29:40 -0500 | [diff] [blame] | 37 | |
| 38 | sdhci0: sdhci@1e740100 { |
| 39 | compatible = "aspeed,ast2500-sdhci"; |
| 40 | reg = <0x1e740100>; |
| 41 | #reset-cells = <1>; |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 42 | clocks = <&scu ASPEED_CLK_SDIO>; |
Chia-Wei, Wang | acc7836 | 2020-10-15 10:25:13 +0800 | [diff] [blame] | 43 | resets = <&rst ASPEED_RESET_SDIO>; |
Eddie James | 6bd7aeb | 2019-08-15 14:29:40 -0500 | [diff] [blame] | 44 | }; |
| 45 | |
| 46 | sdhci1: sdhci@1e740200 { |
| 47 | compatible = "aspeed,ast2500-sdhci"; |
| 48 | reg = <0x1e740200>; |
| 49 | #reset-cells = <1>; |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 50 | clocks = <&scu ASPEED_CLK_SDIO>; |
Chia-Wei, Wang | acc7836 | 2020-10-15 10:25:13 +0800 | [diff] [blame] | 51 | resets = <&rst ASPEED_RESET_SDIO>; |
Eddie James | 6bd7aeb | 2019-08-15 14:29:40 -0500 | [diff] [blame] | 52 | }; |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 53 | }; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 54 | |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 55 | }; |
| 56 | }; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 57 | |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 58 | &uart1 { |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 59 | clocks = <&scu ASPEED_CLK_GATE_UART1CLK>; |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 60 | }; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 61 | |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 62 | &uart2 { |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 63 | clocks = <&scu ASPEED_CLK_GATE_UART2CLK>; |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 64 | }; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 65 | |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 66 | &uart3 { |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 67 | clocks = <&scu ASPEED_CLK_GATE_UART3CLK>; |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 68 | }; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 69 | |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 70 | &uart4 { |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 71 | clocks = <&scu ASPEED_CLK_GATE_UART4CLK>; |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 72 | }; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 73 | |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 74 | &uart5 { |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 75 | clocks = <&scu ASPEED_CLK_GATE_UART5CLK>; |
maxims@google.com | 232b01a | 2017-04-17 12:00:34 -0700 | [diff] [blame] | 76 | }; |
| 77 | |
| 78 | &timer { |
| 79 | u-boot,dm-pre-reloc; |
maxims@google.com | 2d5a2ad | 2017-01-18 13:44:56 -0800 | [diff] [blame] | 80 | }; |
maxims@google.com | 15016af | 2017-04-17 12:00:32 -0700 | [diff] [blame] | 81 | |
| 82 | &mac0 { |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 83 | clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>; |
maxims@google.com | 15016af | 2017-04-17 12:00:32 -0700 | [diff] [blame] | 84 | }; |
| 85 | |
| 86 | &mac1 { |
Ryan Chen | 1e4a5c1 | 2020-08-31 14:03:04 +0800 | [diff] [blame] | 87 | clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>; |
maxims@google.com | 15016af | 2017-04-17 12:00:32 -0700 | [diff] [blame] | 88 | }; |