wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000 |
| 3 | * Murray Jensen <Murray.Jensen@cmst.csiro.au> |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * Config header file for Cogent platform using an MPC8xx CPU module |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | /* |
| 32 | * High Level Configuration Options |
| 33 | * (easy to change) |
| 34 | */ |
| 35 | |
| 36 | #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */ |
| 37 | #define CONFIG_COGENT 1 /* using Cogent Modular Architecture */ |
Jon Loeliger | f5ad378 | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 38 | #define CONFIG_CPM2 1 /* Has a CPM2 */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 39 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 40 | #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */ |
| 41 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 42 | /* Cogent Modular Architecture options */ |
| 43 | #define CONFIG_CMA282 1 /* ...on a CMA282 CPU module */ |
| 44 | #define CONFIG_CMA111 1 /* ...on a CMA111 motherboard */ |
| 45 | |
| 46 | /* |
| 47 | * select serial console configuration |
| 48 | * |
| 49 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 50 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 51 | * for SCC). |
| 52 | * |
| 53 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 54 | * defined elsewhere (for example, on the cogent platform, there are serial |
| 55 | * ports on the motherboard which are used for the serial console - see |
| 56 | * cogent/cma101/serial.[ch]). |
| 57 | */ |
| 58 | #define CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 59 | #undef CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 60 | #undef CONFIG_CONS_NONE /* define if console on something else*/ |
| 61 | #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ |
| 62 | #undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */ |
| 63 | #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */ |
| 64 | #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/ |
| 65 | |
| 66 | /* |
| 67 | * select ethernet configuration |
| 68 | * |
| 69 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 70 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 71 | * for FCC) |
| 72 | * |
| 73 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
| 74 | * defined elsewhere (as for the console), or CFG_CMD_NET must be removed |
| 75 | * from CONFIG_COMMANDS to remove support for networking. |
| 76 | */ |
| 77 | #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ |
| 78 | #undef CONFIG_ETHER_ON_FCC /* define if ether on FCC */ |
| 79 | #define CONFIG_ETHER_NONE /* define if ether on something else */ |
| 80 | #define CONFIG_ETHER_INDEX 1 /* which channel for ether */ |
| 81 | |
| 82 | /* system clock rate (CLKIN) - equal to the 60x and local bus speed */ |
| 83 | #define CONFIG_8260_CLKIN 66666666 /* in Hz */ |
| 84 | |
| 85 | #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC) |
| 86 | #define CONFIG_BAUDRATE 230400 |
| 87 | #else |
| 88 | #define CONFIG_BAUDRATE 9600 |
| 89 | #endif |
| 90 | |
| 91 | #define CONFIG_COMMANDS ((CONFIG_CMD_DFL|CFG_CMD_KGDB)&~CFG_CMD_NET) |
| 92 | |
| 93 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 94 | #include <cmd_confdefs.h> |
| 95 | |
| 96 | #ifdef DEBUG |
| 97 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 98 | #else |
| 99 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 100 | #endif |
| 101 | #define CONFIG_BOOTCOMMAND "bootm 04080000 04200000" /* autoboot command*/ |
| 102 | |
| 103 | #define CONFIG_BOOTARGS "root=/dev/ram rw" |
| 104 | |
| 105 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 106 | #define CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */ |
| 107 | #undef CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */ |
| 108 | #undef CONFIG_KGDB_NONE /* define if kgdb on something else */ |
| 109 | #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */ |
| 110 | #define CONFIG_KGDB_USE_EXTC /* SMC/SCC use ext clock not brg_clk */ |
| 111 | #define CONFIG_KGDB_EXTC_RATE 3686400 /* serial ext clk rate in Hz */ |
| 112 | #define CONFIG_KGDB_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/ |
| 113 | # if defined(CONFIG_KGDB_NONE) || defined(CONFIG_KGDB_USE_EXTC) |
| 114 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port at */ |
| 115 | # else |
| 116 | #define CONFIG_KGDB_BAUDRATE 9600 /* speed to run kgdb serial port at */ |
| 117 | # endif |
| 118 | #endif |
| 119 | |
| 120 | #undef CONFIG_WATCHDOG /* disable platform specific watchdog */ |
| 121 | |
| 122 | /* |
| 123 | * Miscellaneous configurable options |
| 124 | */ |
| 125 | #define CFG_LONGHELP /* undef to save memory */ |
| 126 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 127 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 128 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 129 | #else |
| 130 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 131 | #endif |
| 132 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 133 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 134 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 135 | |
| 136 | #define CFG_MEMTEST_START 0x00400000 /* memtest works on */ |
| 137 | #define CFG_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */ |
| 138 | |
| 139 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
| 140 | |
| 141 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 142 | |
| 143 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
| 144 | |
| 145 | /* |
| 146 | * Low Level Configuration Settings |
| 147 | * (address mappings, register initial values, etc.) |
| 148 | * You should know what you are doing if you make changes here. |
| 149 | */ |
| 150 | |
| 151 | /*----------------------------------------------------------------------- |
| 152 | * Low Level Cogent settings |
| 153 | * if CFG_CMA_CONS_SERIAL is defined, make sure the 8260 CPM serial is not. |
| 154 | * also, make sure CONFIG_CONS_INDEX is still defined - the index will be |
| 155 | * 1 for serialA, 2 for serialB, 3 for ser2A, 4 for ser2B |
| 156 | * (second 2 for CMA120 only) |
| 157 | */ |
| 158 | #define CFG_CMA_MB_BASE 0x00000000 /* base of m/b address space */ |
| 159 | |
| 160 | #include <configs/cogent_common.h> |
| 161 | |
| 162 | #ifdef CONFIG_CONS_NONE |
| 163 | #define CFG_CMA_CONS_SERIAL /* use Cogent motherboard serial for console */ |
| 164 | #endif |
| 165 | #define CFG_CMA_LCD_HEARTBEAT /* define for sec rotator in lcd corner */ |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 166 | #define CONFIG_SHOW_ACTIVITY |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 167 | |
| 168 | #if (CMA_MB_CAPS & CMA_MB_CAP_FLASH) |
| 169 | /* |
| 170 | * flash exists on the motherboard |
| 171 | * set these four according to TOP dipsw: |
| 172 | * TOP on => ..._FLLOW_... (boot EPROM space is high so FLASH is low ) |
| 173 | * TOP off => ..._FLHIGH_... (boot EPROM space is low so FLASH is high) |
| 174 | */ |
| 175 | #define CMA_MB_FLASH_EXEC_BASE CMA_MB_FLLOW_EXEC_BASE |
| 176 | #define CMA_MB_FLASH_EXEC_SIZE CMA_MB_FLLOW_EXEC_SIZE |
| 177 | #define CMA_MB_FLASH_RDWR_BASE CMA_MB_FLLOW_RDWR_BASE |
| 178 | #define CMA_MB_FLASH_RDWR_SIZE CMA_MB_FLLOW_RDWR_SIZE |
| 179 | #endif |
| 180 | #define CMA_MB_FLASH_BASE CMA_MB_FLASH_EXEC_BASE |
| 181 | #define CMA_MB_FLASH_SIZE CMA_MB_FLASH_EXEC_SIZE |
| 182 | |
| 183 | /*----------------------------------------------------------------------- |
| 184 | * Hard Reset Configuration Words |
| 185 | * |
| 186 | * if you change bits in the HRCW, you must also change the CFG_* |
| 187 | * defines for the various registers affected by the HRCW e.g. changing |
| 188 | * HRCW_DPPCxx requires you to also change CFG_SIUMCR. |
| 189 | */ |
| 190 | #define CFG_HRCW_MASTER (HRCW_EBM|HRCW_BPS10|HRCW_L2CPC10|HRCW_DPPC11|\ |
| 191 | HRCW_ISB100|HRCW_MMR11|HRCW_MODCK_H0101) |
| 192 | /* no slaves so just duplicate the master hrcw */ |
| 193 | #define CFG_HRCW_SLAVE1 CFG_HRCW_MASTER |
| 194 | #define CFG_HRCW_SLAVE2 CFG_HRCW_MASTER |
| 195 | #define CFG_HRCW_SLAVE3 CFG_HRCW_MASTER |
| 196 | #define CFG_HRCW_SLAVE4 CFG_HRCW_MASTER |
| 197 | #define CFG_HRCW_SLAVE5 CFG_HRCW_MASTER |
| 198 | #define CFG_HRCW_SLAVE6 CFG_HRCW_MASTER |
| 199 | #define CFG_HRCW_SLAVE7 CFG_HRCW_MASTER |
| 200 | |
| 201 | /*----------------------------------------------------------------------- |
| 202 | * Internal Memory Mapped Register |
| 203 | */ |
| 204 | #define CFG_IMMR 0xF0000000 |
| 205 | |
| 206 | /*----------------------------------------------------------------------- |
| 207 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 208 | */ |
| 209 | #define CFG_INIT_RAM_ADDR CFG_IMMR |
| 210 | #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */ |
| 211 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 212 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 213 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 214 | |
| 215 | /*----------------------------------------------------------------------- |
| 216 | * Start addresses for the final memory configuration |
| 217 | * (Set up by the startup code) |
| 218 | * Please note that CFG_SDRAM_BASE _must_ start at 0 |
| 219 | */ |
| 220 | #define CFG_SDRAM_BASE CMA_MB_RAM_BASE |
| 221 | #ifdef CONFIG_CMA302 |
| 222 | #define CFG_FLASH_BASE CMA_MB_SLOT2_BASE /* cma302 in slot 2 */ |
| 223 | #else |
| 224 | #define CFG_FLASH_BASE CMA_MB_FLASH_BASE /* flash on m/b */ |
| 225 | #endif |
| 226 | #define CFG_MONITOR_BASE TEXT_BASE |
| 227 | #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 228 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/ |
| 229 | |
| 230 | /* |
| 231 | * For booting Linux, the board info and command line data |
| 232 | * have to be in the first 8 MB of memory, since this is |
| 233 | * the maximum mapped by the Linux kernel during initialization. |
| 234 | */ |
| 235 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Mem map for Linux*/ |
| 236 | |
| 237 | /*----------------------------------------------------------------------- |
| 238 | * FLASH organization |
| 239 | */ |
| 240 | #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */ |
| 241 | #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */ |
| 242 | |
| 243 | #define CFG_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */ |
| 244 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
| 245 | |
| 246 | #define CFG_ENV_IS_IN_FLASH 1 |
| 247 | #define CFG_ENV_ADDR CFG_FLASH_BASE /* Addr of Environment Sector */ |
| 248 | #ifdef CONFIG_CMA302 |
| 249 | #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
| 250 | #define CFG_ENV_SECT_SIZE (512*1024) /* see README - env sect real size */ |
| 251 | #else |
| 252 | #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ |
| 253 | #endif |
| 254 | |
| 255 | /*----------------------------------------------------------------------- |
| 256 | * Cache Configuration |
| 257 | */ |
| 258 | #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
| 259 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 260 | # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value*/ |
| 261 | #endif |
| 262 | |
| 263 | /*----------------------------------------------------------------------- |
| 264 | * HIDx - Hardware Implementation-dependent Registers 2-11 |
| 265 | *----------------------------------------------------------------------- |
| 266 | * HID0 also contains cache control - initially enable both caches and |
| 267 | * invalidate contents, then the final state leaves only the instruction |
| 268 | * cache enabled. Note that Power-On and Hard reset invalidate the caches, |
| 269 | * but Soft reset does not. |
| 270 | * |
| 271 | * HID1 has only read-only information - nothing to set. |
| 272 | */ |
| 273 | #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\ |
| 274 | HID0_IFEM|HID0_ABE) |
| 275 | #define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE) |
| 276 | #define CFG_HID2 0 |
| 277 | |
| 278 | /*----------------------------------------------------------------------- |
| 279 | * RMR - Reset Mode Register 5-5 |
| 280 | *----------------------------------------------------------------------- |
| 281 | * turn on Checkstop Reset Enable |
| 282 | */ |
| 283 | #define CFG_RMR RMR_CSRE |
| 284 | |
| 285 | /*----------------------------------------------------------------------- |
| 286 | * BCR - Bus Configuration 4-25 |
| 287 | *----------------------------------------------------------------------- |
| 288 | */ |
| 289 | #define CFG_BCR BCR_EBM |
| 290 | |
| 291 | /*----------------------------------------------------------------------- |
| 292 | * SIUMCR - SIU Module Configuration 4-31 |
| 293 | *----------------------------------------------------------------------- |
| 294 | */ |
| 295 | #define CFG_SIUMCR (SIUMCR_DPPC11|SIUMCR_L2CPC10|SIUMCR_MMR11) |
| 296 | |
| 297 | /*----------------------------------------------------------------------- |
| 298 | * SYPCR - System Protection Control 4-35 |
| 299 | * SYPCR can only be written once after reset! |
| 300 | *----------------------------------------------------------------------- |
| 301 | * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable |
| 302 | */ |
| 303 | #if defined(CONFIG_WATCHDOG) |
| 304 | #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
| 305 | SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE) |
| 306 | #else |
| 307 | #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
| 308 | SYPCR_SWRI|SYPCR_SWP) |
| 309 | #endif /* CONFIG_WATCHDOG */ |
| 310 | |
| 311 | /*----------------------------------------------------------------------- |
| 312 | * TMCNTSC - Time Counter Status and Control 4-40 |
| 313 | *----------------------------------------------------------------------- |
| 314 | * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, |
| 315 | * and enable Time Counter |
| 316 | */ |
| 317 | #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
| 318 | |
| 319 | /*----------------------------------------------------------------------- |
| 320 | * PISCR - Periodic Interrupt Status and Control 4-42 |
| 321 | *----------------------------------------------------------------------- |
| 322 | * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable |
| 323 | * Periodic timer |
| 324 | */ |
| 325 | #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
| 326 | |
| 327 | /*----------------------------------------------------------------------- |
| 328 | * SCCR - System Clock Control 9-8 |
| 329 | *----------------------------------------------------------------------- |
| 330 | * Ensure DFBRG is Divide by 16 |
| 331 | */ |
| 332 | #define CFG_SCCR (SCCR_DFBRG01) |
| 333 | |
| 334 | /*----------------------------------------------------------------------- |
| 335 | * RCCR - RISC Controller Configuration 13-7 |
| 336 | *----------------------------------------------------------------------- |
| 337 | */ |
| 338 | #define CFG_RCCR 0 |
| 339 | |
| 340 | #if defined(CONFIG_CMA282) |
| 341 | |
| 342 | /* |
| 343 | * Init Memory Controller: |
| 344 | * |
| 345 | * According to the Cogent manual, only CS0 and CS2 are used - CS0 for EPROM |
| 346 | * and CS2 for (optional) local bus RAM on the CPU module. |
| 347 | * |
| 348 | * Note the motherboard address space (256 Mbyte in size) is connected |
| 349 | * to the 60x Bus and is located starting at address 0. The Hard Reset |
| 350 | * Configuration Word should put the 60x Bus into External Bus Mode, since |
| 351 | * we dont set up any memory controller maps for it (see BCR[EBM], 4-26). |
| 352 | * |
| 353 | * (the *_SIZE vars must be a power of 2) |
| 354 | */ |
| 355 | |
| 356 | #define CFG_CMA_CS0_BASE TEXT_BASE /* EPROM */ |
| 357 | #define CFG_CMA_CS0_SIZE (1 << 20) |
| 358 | #if 0 |
| 359 | #define CFG_CMA_CS2_BASE 0x10000000 /* Local Bus SDRAM */ |
| 360 | #define CFG_CMA_CS2_SIZE (16 << 20) |
| 361 | #endif |
| 362 | |
| 363 | /* |
| 364 | * CS0 maps the EPROM on the cpu module |
| 365 | * Set it for 10 wait states, address CFG_MONITOR_BASE and size 1M |
| 366 | * |
| 367 | * Note: We must have already transferred control to the final location |
| 368 | * of the EPROM before these are used, because when BR0/OR0 are set, the |
| 369 | * mirror of the eprom at any other addresses will disappear. |
| 370 | */ |
| 371 | |
| 372 | /* base address = CFG_CMA_CS0_BASE, 16-bit, no parity, r/o, gpcm (60x bus) */ |
| 373 | #define CFG_BR0_PRELIM ((CFG_CMA_CS0_BASE&BRx_BA_MSK)|BRx_PS_16|BRx_WP|BRx_V) |
| 374 | /* mask size CFG_CMA_CS0_SIZE, csneg 1/4 early, adr-to-cs 1/2, 10-wait states */ |
| 375 | #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_CMA_CS0_SIZE)|\ |
| 376 | ORxG_CSNT|ORxG_ACS_DIV2|ORxG_SCY_10_CLK) |
| 377 | |
| 378 | /* |
| 379 | * CS2 enables the Local Bus SDRAM on the CPU Module |
| 380 | * |
| 381 | * Will leave this unset for the moment, because a) my CPU module has no |
| 382 | * SDRAM installed (it is optional); and b) it will require programming |
| 383 | * one of the UPMs in SDRAM mode - not a trivial job, and hard to get right |
| 384 | * if you can't test it. |
| 385 | */ |
| 386 | |
| 387 | #if 0 |
| 388 | /* base address = CFG_CMA_CS2_BASE, 32-bit, no parity, ??? */ |
| 389 | #define CFG_BR0_PRELIM ((CFG_CMA_CS2_BASE&BRx_BA_MSK)|BRx_PS_32|/*???*/|BRx_V) |
| 390 | /* mask size CFG_CMA_CS2_SIZE, CS time normal, ??? */ |
| 391 | #define CFG_OR2_PRELIM ((~(CFG_CMA_CS2_SIZE-1)&ORx_AM_MSK)|/*???*/) |
| 392 | #endif |
| 393 | |
| 394 | #endif |
| 395 | |
| 396 | /* |
| 397 | * Internal Definitions |
| 398 | * |
| 399 | * Boot Flags |
| 400 | */ |
| 401 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/ |
| 402 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 403 | |
| 404 | #endif /* __CONFIG_H */ |