blob: e9371a025bcdd22beab109c3784bbd320243a72d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hue04004b2013-07-04 17:33:43 +08002/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Mingkai Hue04004b2013-07-04 17:33:43 +08004 */
5
6/*
7 * C29XPCIE board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Mingkai Hue04004b2013-07-04 17:33:43 +080013#ifdef CONFIG_SPIFLASH
14#define CONFIG_RAMBOOT_SPIFLASH
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053015#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Mingkai Hue04004b2013-07-04 17:33:43 +080016#endif
17
Po Liu37d433d2014-01-10 10:10:59 +080018#ifdef CONFIG_NAND
Po Liu37d433d2014-01-10 10:10:59 +080019#ifdef CONFIG_TPL_BUILD
Po Liu37d433d2014-01-10 10:10:59 +080020#define CONFIG_SPL_FLUSH_IMAGE
Po Liu37d433d2014-01-10 10:10:59 +080021#define CONFIG_SPL_NAND_INIT
Simon Glass98b685d2016-09-12 23:18:25 -060022#define CONFIG_TPL_DRIVERS_MISC_SUPPORT
Po Liu37d433d2014-01-10 10:10:59 +080023#define CONFIG_SPL_COMMON_INIT_DDR
24#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -050025#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Po Liu37d433d2014-01-10 10:10:59 +080026#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053027#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Po Liu37d433d2014-01-10 10:10:59 +080028#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
29#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
30#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
31#elif defined(CONFIG_SPL_BUILD)
32#define CONFIG_SPL_INIT_MINIMAL
Po Liu37d433d2014-01-10 10:10:59 +080033#define CONFIG_SPL_NAND_MINIMAL
34#define CONFIG_SPL_FLUSH_IMAGE
Po Liu37d433d2014-01-10 10:10:59 +080035#define CONFIG_SPL_MAX_SIZE 8192
36#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
37#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
38#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
39#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
40#endif
41#define CONFIG_SPL_PAD_TO 0x20000
42#define CONFIG_TPL_PAD_TO 0x20000
43#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Po Liu37d433d2014-01-10 10:10:59 +080044#endif
45
Mingkai Hue04004b2013-07-04 17:33:43 +080046#ifndef CONFIG_RESET_VECTOR_ADDRESS
47#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
48#endif
49
Tom Rini0a01a442019-01-22 17:09:24 -050050#ifdef CONFIG_TPL_BUILD
51#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
52#elif defined(CONFIG_SPL_BUILD)
Po Liu37d433d2014-01-10 10:10:59 +080053#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
54#else
55#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Mingkai Hue04004b2013-07-04 17:33:43 +080056#endif
57
Po Liu37d433d2014-01-10 10:10:59 +080058#ifdef CONFIG_SPL_BUILD
59#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
60#endif
61
Mingkai Hue04004b2013-07-04 17:33:43 +080062/* High Level Configuration Options */
Mingkai Hue04004b2013-07-04 17:33:43 +080063#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
64
Mingkai Hue04004b2013-07-04 17:33:43 +080065#ifdef CONFIG_PCI
Robert P. J. Daya8099812016-05-03 19:52:49 -040066#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Mingkai Hue04004b2013-07-04 17:33:43 +080067#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
68#define CONFIG_PCI_INDIRECT_BRIDGE
69#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
70#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
71
Mingkai Hue04004b2013-07-04 17:33:43 +080072/*
73 * PCI Windows
74 * Memory space is mapped 1-1, but I/O space must start from 0.
75 */
76/* controller 1, Slot 1, tgtid 1, Base address a000 */
77#define CONFIG_SYS_PCIE1_NAME "Slot 1"
78#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
79#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
80#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
81#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
82#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
83#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
84#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
85#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
86
Mingkai Hue04004b2013-07-04 17:33:43 +080087#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Hue04004b2013-07-04 17:33:43 +080088#endif
89
Mingkai Hue04004b2013-07-04 17:33:43 +080090#define CONFIG_ENV_OVERWRITE
91
92#define CONFIG_DDR_CLK_FREQ 100000000
93#define CONFIG_SYS_CLK_FREQ 66666666
94
95#define CONFIG_HWCONFIG
96
97/*
98 * These can be toggled for performance analysis, otherwise use default.
99 */
100#define CONFIG_L2_CACHE /* toggle L2 cache */
101#define CONFIG_BTB /* toggle branch predition */
102
Mingkai Hue04004b2013-07-04 17:33:43 +0800103
104#define CONFIG_ENABLE_36BIT_PHYS
105
106#define CONFIG_ADDR_MAP 1
107#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
108
109#define CONFIG_SYS_MEMTEST_START 0x00200000
110#define CONFIG_SYS_MEMTEST_END 0x00400000
Mingkai Hue04004b2013-07-04 17:33:43 +0800111
112/* DDR Setup */
Mingkai Hue04004b2013-07-04 17:33:43 +0800113#define CONFIG_DDR_SPD
114#define CONFIG_SYS_SPD_BUS_NUM 0
115#define SPD_EEPROM_ADDRESS 0x50
116#define CONFIG_SYS_DDR_RAW_TIMING
117
118/* DDR ECC Setup*/
119#define CONFIG_DDR_ECC
120#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
121#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
122
123#define CONFIG_SYS_SDRAM_SIZE 512
124#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
125#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
126
127#define CONFIG_DIMM_SLOTS_PER_CTLR 1
128#define CONFIG_CHIP_SELECTS_PER_CTRL 1
129
130#define CONFIG_SYS_CCSRBAR 0xffe00000
131#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
132
133/* Platform SRAM setting */
134#define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
135#define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
136 (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
137#define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
138
139/*
140 * IFC Definitions
141 */
142/* NOR Flash on IFC */
143#define CONFIG_SYS_FLASH_BASE 0xec000000
144#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
145
146#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
147
148#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
149#define CONFIG_SYS_MAX_FLASH_BANKS 1
150
151#define CONFIG_SYS_FLASH_QUIET_TEST
152#define CONFIG_FLASH_SHOW_PROGRESS 45
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
155
156/* 16Bit NOR Flash - S29GL512S10TFI01 */
157#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
158 CSPR_PORT_SIZE_16 | \
159 CSPR_MSEL_NOR | \
160 CSPR_V)
161#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
162#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
Po Liu8d76eca2013-08-21 14:22:18 +0800163
Mingkai Hue04004b2013-07-04 17:33:43 +0800164#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
165 FTIM0_NOR_TEADC(0x5) | \
166 FTIM0_NOR_TEAHC(0x5))
Po Liu8d76eca2013-08-21 14:22:18 +0800167#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
168 FTIM1_NOR_TRAD_NOR(0x1A) |\
169 FTIM1_NOR_TSEQRAD_NOR(0x13))
Mingkai Hue04004b2013-07-04 17:33:43 +0800170#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
171 FTIM2_NOR_TCH(0x4) | \
Po Liu8d76eca2013-08-21 14:22:18 +0800172 FTIM2_NOR_TWPH(0x0E) | \
Mingkai Hue04004b2013-07-04 17:33:43 +0800173 FTIM2_NOR_TWP(0x1c))
174#define CONFIG_SYS_NOR_FTIM3 0x0
175
176/* CFI for NOR Flash */
Mingkai Hue04004b2013-07-04 17:33:43 +0800177#define CONFIG_SYS_FLASH_EMPTY_INFO
Mingkai Hue04004b2013-07-04 17:33:43 +0800178
179/* NAND Flash on IFC */
180#define CONFIG_NAND_FSL_IFC
181#define CONFIG_SYS_NAND_BASE 0xff800000
182#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
183
184#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
185
186#define CONFIG_SYS_MAX_NAND_DEVICE 1
Po Liu37d433d2014-01-10 10:10:59 +0800187#define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
Mingkai Hue04004b2013-07-04 17:33:43 +0800188
189/* 8Bit NAND Flash - K9F1G08U0B */
190#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
191 | CSPR_PORT_SIZE_8 \
192 | CSPR_MSEL_NAND \
193 | CSPR_V)
194#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Prabhakar Kushwahadc4e1902013-10-04 10:05:50 +0530195#define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
Mingkai Hue04004b2013-07-04 17:33:43 +0800196#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
197 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
198 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Prabhakar Kushwahadc4e1902013-10-04 10:05:50 +0530199 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
200 | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
201 | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
202 | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
Mingkai Hue04004b2013-07-04 17:33:43 +0800203#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
204 FTIM0_NAND_TWP(0x0c) | \
205 FTIM0_NAND_TWCHT(0x08) | \
206 FTIM0_NAND_TWH(0x06))
207#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
208 FTIM1_NAND_TWBE(0x1d) | \
209 FTIM1_NAND_TRR(0x08) | \
210 FTIM1_NAND_TRP(0x0c))
211#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
212 FTIM2_NAND_TREH(0x0a) | \
213 FTIM2_NAND_TWHRE(0x18))
214#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
215
216#define CONFIG_SYS_NAND_DDR_LAW 11
217
218/* Set up IFC registers for boot location NOR/NAND */
Po Liu37d433d2014-01-10 10:10:59 +0800219#ifdef CONFIG_NAND
220#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
221#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
222#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
223#define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
224#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
225#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
226#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
227#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
228#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
229#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
230#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
231#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
232#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
233#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
234#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
235#else
Mingkai Hue04004b2013-07-04 17:33:43 +0800236#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
237#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
238#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
239#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
240#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
241#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
242#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
243#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
244#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
245#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
Prabhakar Kushwahadc4e1902013-10-04 10:05:50 +0530246#define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
Mingkai Hue04004b2013-07-04 17:33:43 +0800247#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
248#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
249#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
250#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Po Liu37d433d2014-01-10 10:10:59 +0800251#endif
Mingkai Hue04004b2013-07-04 17:33:43 +0800252
253/* CPLD on IFC, selected by CS2 */
254#define CONFIG_SYS_CPLD_BASE 0xffdf0000
255#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
256 | CONFIG_SYS_CPLD_BASE)
257
258#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
259 | CSPR_PORT_SIZE_8 \
260 | CSPR_MSEL_GPCM \
261 | CSPR_V)
262#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
263#define CONFIG_SYS_CSOR2 0x0
264/* CPLD Timing parameters for IFC CS2 */
265#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
266 FTIM0_GPCM_TEADC(0x0e) | \
267 FTIM0_GPCM_TEAHC(0x0e))
268#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
269 FTIM1_GPCM_TRAD(0x1f))
270#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800271 FTIM2_GPCM_TCH(0x8) | \
Mingkai Hue04004b2013-07-04 17:33:43 +0800272 FTIM2_GPCM_TWP(0x1f))
273#define CONFIG_SYS_CS2_FTIM3 0x0
274
275#if defined(CONFIG_RAMBOOT_SPIFLASH)
276#define CONFIG_SYS_RAMBOOT
Mingkai Hue04004b2013-07-04 17:33:43 +0800277#endif
278
Mingkai Hue04004b2013-07-04 17:33:43 +0800279#define CONFIG_SYS_INIT_RAM_LOCK
280#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
York Sun515fbb42016-04-06 13:22:10 -0700281#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Mingkai Hue04004b2013-07-04 17:33:43 +0800282
York Sun515fbb42016-04-06 13:22:10 -0700283#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Mingkai Hue04004b2013-07-04 17:33:43 +0800284 - GENERATED_GBL_DATA_SIZE)
285#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
286
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530287#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Po Liu37d433d2014-01-10 10:10:59 +0800288#define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
289
290/*
291 * Config the L2 Cache as L2 SRAM
292 */
293#if defined(CONFIG_SPL_BUILD)
294#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
295#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
296#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
297#define CONFIG_SYS_L2_SIZE (256 << 10)
298#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
299#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
300#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
Po Liu37d433d2014-01-10 10:10:59 +0800301#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
302#define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
303#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
304#elif defined(CONFIG_NAND)
305#ifdef CONFIG_TPL_BUILD
306#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
307#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
308#define CONFIG_SYS_L2_SIZE (256 << 10)
309#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
310#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
311#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
312#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
313#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
314#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
315#else
316#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
317#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
318#define CONFIG_SYS_L2_SIZE (256 << 10)
319#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
320#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
321#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
322#endif
323#endif
324#endif
Mingkai Hue04004b2013-07-04 17:33:43 +0800325
326/* Serial Port */
Mingkai Hue04004b2013-07-04 17:33:43 +0800327#define CONFIG_SYS_NS16550_SERIAL
328#define CONFIG_SYS_NS16550_REG_SIZE 1
329#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
330
Po Liu37d433d2014-01-10 10:10:59 +0800331#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
332#define CONFIG_NS16550_MIN_FUNCTIONS
333#endif
334
Mingkai Hue04004b2013-07-04 17:33:43 +0800335#define CONFIG_SYS_BAUDRATE_TABLE \
336 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
337
338#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
339#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
340
Mingkai Hue04004b2013-07-04 17:33:43 +0800341#define CONFIG_SYS_I2C
342#define CONFIG_SYS_I2C_FSL
343#define CONFIG_SYS_FSL_I2C_SPEED 400000
344#define CONFIG_SYS_FSL_I2C2_SPEED 400000
345#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
346#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
347#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
348#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
349
350/* I2C EEPROM */
351/* enable read and write access to EEPROM */
Mingkai Hue04004b2013-07-04 17:33:43 +0800352#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
353#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
354#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
355
Mingkai Hue04004b2013-07-04 17:33:43 +0800356/* eSPI - Enhanced SPI */
Mingkai Hue04004b2013-07-04 17:33:43 +0800357
358#ifdef CONFIG_TSEC_ENET
Mingkai Hue04004b2013-07-04 17:33:43 +0800359#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
360#define CONFIG_TSEC1 1
361#define CONFIG_TSEC1_NAME "eTSEC1"
362#define CONFIG_TSEC2 1
363#define CONFIG_TSEC2_NAME "eTSEC2"
364
365/* Default mode is RGMII mode */
366#define TSEC1_PHY_ADDR 0
367#define TSEC2_PHY_ADDR 2
368
369#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
370#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
371
372#define CONFIG_ETHPRIME "eTSEC1"
Mingkai Hue04004b2013-07-04 17:33:43 +0800373#endif /* CONFIG_TSEC_ENET */
374
375/*
376 * Environment
377 */
378#if defined(CONFIG_SYS_RAMBOOT)
379#if defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hue04004b2013-07-04 17:33:43 +0800380#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
381#define CONFIG_ENV_SECT_SIZE 0x10000
382#define CONFIG_ENV_SIZE 0x2000
383#endif
Po Liu37d433d2014-01-10 10:10:59 +0800384#elif defined(CONFIG_NAND)
Po Liu37d433d2014-01-10 10:10:59 +0800385#ifdef CONFIG_TPL_BUILD
386#define CONFIG_ENV_SIZE 0x2000
387#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
388#else
389#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
390#define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
391#endif
392#define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
Mingkai Hue04004b2013-07-04 17:33:43 +0800393#else
Mingkai Hue04004b2013-07-04 17:33:43 +0800394#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hue04004b2013-07-04 17:33:43 +0800395#define CONFIG_ENV_SIZE 0x2000
396#define CONFIG_ENV_SECT_SIZE 0x20000
397#endif
398
399#define CONFIG_LOADS_ECHO
400#define CONFIG_SYS_LOADS_BAUD_CHANGE
401
402/*
Mingkai Hue04004b2013-07-04 17:33:43 +0800403 * Miscellaneous configurable options
404 */
Mingkai Hue04004b2013-07-04 17:33:43 +0800405#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Hue04004b2013-07-04 17:33:43 +0800406
Mingkai Hue04004b2013-07-04 17:33:43 +0800407/*
408 * For booting Linux, the board info and command line data
409 * have to be in the first 64 MB of memory, since this is
410 * the maximum mapped by the Linux kernel during initialization.
411 */
412#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
413#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
414
415/*
416 * Environment Configuration
417 */
418
419#ifdef CONFIG_TSEC_ENET
420#define CONFIG_HAS_ETH0
421#define CONFIG_HAS_ETH1
422#endif
423
424#define CONFIG_ROOTPATH "/opt/nfsroot"
425#define CONFIG_BOOTFILE "uImage"
426#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
427
428/* default location for tftp and bootm */
429#define CONFIG_LOADADDR 1000000
430
Po Liuec18dc192013-09-26 09:40:11 +0800431#define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
432
Mingkai Hue04004b2013-07-04 17:33:43 +0800433#define CONFIG_EXTRA_ENV_SETTINGS \
434 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
435 "netdev=eth0\0" \
436 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
437 "loadaddr=1000000\0" \
438 "consoledev=ttyS0\0" \
439 "ramdiskaddr=2000000\0" \
440 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500441 "fdtaddr=1e00000\0" \
Mingkai Hue04004b2013-07-04 17:33:43 +0800442 "fdtfile=name/of/device-tree.dtb\0" \
443 "othbootargs=ramdisk_size=600000\0" \
444
445#define CONFIG_RAMBOOTCOMMAND \
446 "setenv bootargs root=/dev/ram rw " \
447 "console=$consoledev,$baudrate $othbootargs; " \
448 "tftp $ramdiskaddr $ramdiskfile;" \
449 "tftp $loadaddr $bootfile;" \
450 "tftp $fdtaddr $fdtfile;" \
451 "bootm $loadaddr $ramdiskaddr $fdtaddr"
452
453#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
454
Po Liu500b9452014-11-26 09:38:48 +0800455#include <asm/fsl_secure_boot.h>
456
Mingkai Hue04004b2013-07-04 17:33:43 +0800457#endif /* __CONFIG_H */