blob: 3e1b9f4281ada37d9604e376fcc83c236d181bb9 [file] [log] [blame]
Kumar Gala2683c532011-04-13 08:37:44 -05001/*
Roy Zangbafd8032012-10-08 07:44:21 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Gala2683c532011-04-13 08:37:44 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala2683c532011-04-13 08:37:44 -05005 */
6
7#ifndef __FM_ETH_H__
8#define __FM_ETH_H__
9
10#include <common.h>
Claudiu Manoilde9ad7a2014-09-05 13:52:36 +080011#include <phy.h>
Kumar Gala2683c532011-04-13 08:37:44 -050012#include <asm/types.h>
Kumar Gala2683c532011-04-13 08:37:44 -050013
14enum fm_port {
15 FM1_DTSEC1,
16 FM1_DTSEC2,
17 FM1_DTSEC3,
18 FM1_DTSEC4,
19 FM1_DTSEC5,
York Sun9941a222012-10-08 07:44:19 +000020 FM1_DTSEC6,
21 FM1_DTSEC9,
22 FM1_DTSEC10,
Kumar Gala2683c532011-04-13 08:37:44 -050023 FM1_10GEC1,
York Sun9941a222012-10-08 07:44:19 +000024 FM1_10GEC2,
Shengzhou Liu4227e492013-11-22 17:39:09 +080025 FM1_10GEC3,
26 FM1_10GEC4,
Kumar Gala2683c532011-04-13 08:37:44 -050027 FM2_DTSEC1,
28 FM2_DTSEC2,
29 FM2_DTSEC3,
30 FM2_DTSEC4,
Timur Tabi7920fb12012-08-14 06:47:21 +000031 FM2_DTSEC5,
York Sun9941a222012-10-08 07:44:19 +000032 FM2_DTSEC6,
33 FM2_DTSEC9,
34 FM2_DTSEC10,
Kumar Gala2683c532011-04-13 08:37:44 -050035 FM2_10GEC1,
York Sun9941a222012-10-08 07:44:19 +000036 FM2_10GEC2,
Kumar Gala2683c532011-04-13 08:37:44 -050037 NUM_FM_PORTS,
38};
39
40enum fm_eth_type {
41 FM_ETH_1G_E,
42 FM_ETH_10G_E,
43};
44
Roy Zangbafd8032012-10-08 07:44:21 +000045#ifdef CONFIG_SYS_FMAN_V3
46#define CONFIG_SYS_FM1_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfc000)
47#define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfd000)
48#define CONFIG_SYS_FM2_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfc000)
49#define CONFIG_SYS_FM2_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfd000)
50#else
Kumar Gala2683c532011-04-13 08:37:44 -050051#define CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xe1120)
52#define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xf1000)
Roy Zangbafd8032012-10-08 07:44:21 +000053#endif
Kumar Gala2683c532011-04-13 08:37:44 -050054
55#define DEFAULT_FM_MDIO_NAME "FSL_MDIO0"
56#define DEFAULT_FM_TGEC_MDIO_NAME "FM_TGEC_MDIO"
57
58/* Fman ethernet info struct */
59#define FM_ETH_INFO_INITIALIZER(idx, pregs) \
60 .fm = idx, \
61 .phy_regs = (void *)pregs, \
62 .enet_if = PHY_INTERFACE_MODE_NONE, \
63
Roy Zangbafd8032012-10-08 07:44:21 +000064#ifdef CONFIG_SYS_FMAN_V3
Kumar Gala2683c532011-04-13 08:37:44 -050065#define FM_DTSEC_INFO_INITIALIZER(idx, n) \
66{ \
Roy Zangbafd8032012-10-08 07:44:21 +000067 FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC_MDIO_ADDR) \
68 .index = idx, \
69 .num = n - 1, \
70 .type = FM_ETH_1G_E, \
71 .port = FM##idx##_DTSEC##n, \
72 .rx_port_id = RX_PORT_1G_BASE + n - 1, \
73 .tx_port_id = TX_PORT_1G_BASE + n - 1, \
74 .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \
75 offsetof(struct ccsr_fman, memac[n-1]),\
76}
77
Shengzhou Liua1ccdff2014-11-24 17:11:57 +080078#ifdef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
Roy Zangbafd8032012-10-08 07:44:21 +000079#define FM_TGEC_INFO_INITIALIZER(idx, n) \
80{ \
Shengzhou Liua1ccdff2014-11-24 17:11:57 +080081 FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \
82 .index = idx, \
83 .num = n - 1, \
84 .type = FM_ETH_10G_E, \
85 .port = FM##idx##_10GEC##n, \
86 .rx_port_id = RX_PORT_10G_BASE2 + n - 1, \
87 .tx_port_id = TX_PORT_10G_BASE2 + n - 1, \
88 .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \
89 offsetof(struct ccsr_fman, memac[n-1]),\
90}
91#else
92#define FM_TGEC_INFO_INITIALIZER(idx, n) \
93{ \
Shaohui Xief25c70c2013-03-25 07:33:17 +000094 FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM2_TGEC_MDIO_ADDR) \
Roy Zangbafd8032012-10-08 07:44:21 +000095 .index = idx, \
96 .num = n - 1, \
97 .type = FM_ETH_10G_E, \
98 .port = FM##idx##_10GEC##n, \
99 .rx_port_id = RX_PORT_10G_BASE + n - 1, \
100 .tx_port_id = TX_PORT_10G_BASE + n - 1, \
101 .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \
Shaohui Xief25c70c2013-03-25 07:33:17 +0000102 offsetof(struct ccsr_fman, memac[n-1+8]),\
Roy Zangbafd8032012-10-08 07:44:21 +0000103}
Shengzhou Liua1ccdff2014-11-24 17:11:57 +0800104#endif
Shengzhou Liu4227e492013-11-22 17:39:09 +0800105
106#if (CONFIG_SYS_NUM_FM1_10GEC >= 3)
107#define FM_TGEC_INFO_INITIALIZER2(idx, n) \
108{ \
109 FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \
110 .index = idx, \
111 .num = n - 1, \
112 .type = FM_ETH_10G_E, \
113 .port = FM##idx##_10GEC##n, \
114 .rx_port_id = RX_PORT_10G_BASE2 + n - 3, \
115 .tx_port_id = TX_PORT_10G_BASE2 + n - 3, \
116 .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \
117 offsetof(struct ccsr_fman, memac[n-1-2]),\
118}
119#endif
120
Roy Zangbafd8032012-10-08 07:44:21 +0000121#else
122#define FM_DTSEC_INFO_INITIALIZER(idx, n) \
123{ \
Kumar Gala2683c532011-04-13 08:37:44 -0500124 FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR) \
125 .index = idx, \
126 .num = n - 1, \
127 .type = FM_ETH_1G_E, \
128 .port = FM##idx##_DTSEC##n, \
129 .rx_port_id = RX_PORT_1G_BASE + n - 1, \
130 .tx_port_id = TX_PORT_1G_BASE + n - 1, \
131 .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \
132 offsetof(struct ccsr_fman, mac_1g[n-1]),\
133}
134
135#define FM_TGEC_INFO_INITIALIZER(idx, n) \
136{ \
137 FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \
138 .index = idx, \
139 .num = n - 1, \
140 .type = FM_ETH_10G_E, \
141 .port = FM##idx##_10GEC##n, \
142 .rx_port_id = RX_PORT_10G_BASE + n - 1, \
143 .tx_port_id = TX_PORT_10G_BASE + n - 1, \
144 .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \
145 offsetof(struct ccsr_fman, mac_10g[n-1]),\
146}
Roy Zangbafd8032012-10-08 07:44:21 +0000147#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500148struct fm_eth_info {
149 u8 enabled;
150 u8 fm;
151 u8 num;
152 u8 phy_addr;
153 int index;
154 u16 rx_port_id;
155 u16 tx_port_id;
156 enum fm_port port;
157 enum fm_eth_type type;
158 void *phy_regs;
159 phy_interface_t enet_if;
160 u32 compat_offset;
161 struct mii_dev *bus;
162};
163
164struct tgec_mdio_info {
165 struct tgec_mdio_controller *regs;
166 char *name;
167};
168
Roy Zangbafd8032012-10-08 07:44:21 +0000169struct memac_mdio_info {
170 struct memac_mdio_controller *regs;
171 char *name;
172};
173
Kumar Gala2683c532011-04-13 08:37:44 -0500174int fm_tgec_mdio_init(bd_t *bis, struct tgec_mdio_info *info);
Roy Zangbafd8032012-10-08 07:44:21 +0000175int fm_memac_mdio_init(bd_t *bis, struct memac_mdio_info *info);
176
Kumar Gala2683c532011-04-13 08:37:44 -0500177int fm_standard_init(bd_t *bis);
178void fman_enet_init(void);
179void fdt_fixup_fman_ethernet(void *fdt);
180phy_interface_t fm_info_get_enet_if(enum fm_port port);
181void fm_info_set_phy_address(enum fm_port port, int address);
Timur Tabibad16ea2012-08-14 06:47:22 +0000182int fm_info_get_phy_address(enum fm_port port);
Kumar Gala2683c532011-04-13 08:37:44 -0500183void fm_info_set_mdio(enum fm_port port, struct mii_dev *bus);
Kumar Gala5536d922011-09-14 12:01:35 -0500184void fm_disable_port(enum fm_port port);
Valentin Longchamp51b2ca32013-10-18 11:47:21 +0200185void fm_enable_port(enum fm_port port);
Zhao Qiang1ae99192013-09-04 10:11:27 +0800186void set_sgmii_phy(struct mii_dev *bus, enum fm_port base_port,
187 unsigned int port_num, int phy_base_addr);
188int is_qsgmii_riser_card(struct mii_dev *bus, int phy_base_addr,
189 unsigned int port_num, unsigned regnum);
Kumar Gala2683c532011-04-13 08:37:44 -0500190
191#endif