Stefan Roese | 2a1a8cb | 2010-04-27 11:37:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2009-2010 |
| 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | * |
| 23 | */ |
| 24 | |
| 25 | #include <common.h> |
Stefan Roese | 247e9d7 | 2010-09-09 19:18:00 +0200 | [diff] [blame] | 26 | #include <asm/ppc4xx.h> |
Stefan Roese | 2a1a8cb | 2010-04-27 11:37:28 +0200 | [diff] [blame] | 27 | #include <i2c.h> |
| 28 | #include <libfdt.h> |
| 29 | #include <fdt_support.h> |
| 30 | #include <netdev.h> |
| 31 | #include <asm/processor.h> |
| 32 | #include <asm/io.h> |
Stefan Roese | de21eab | 2010-09-16 14:30:37 +0200 | [diff] [blame] | 33 | #include <asm/ppc4xx-gpio.h> |
Stefan Roese | 2a1a8cb | 2010-04-27 11:37:28 +0200 | [diff] [blame] | 34 | #include <asm/4xx_pcie.h> |
| 35 | #include <asm/errno.h> |
| 36 | #include <asm/mmu.h> |
| 37 | |
| 38 | DECLARE_GLOBAL_DATA_PTR; |
| 39 | |
| 40 | int board_early_init_f(void) |
| 41 | { |
| 42 | unsigned long mfr; |
| 43 | |
| 44 | /* |
| 45 | * Interrupt controller setup for the ICON 440SPe board. |
| 46 | * |
| 47 | *-------------------------------------------------------------------- |
| 48 | * IRQ | Source | Pol. | Sensi.| Crit. |
| 49 | *--------+-----------------------------------+-------+-------+------- |
| 50 | * IRQ 00 | UART0 | High | Level | Non |
| 51 | * IRQ 01 | UART1 | High | Level | Non |
| 52 | * IRQ 02 | IIC0 | High | Level | Non |
| 53 | * IRQ 03 | IIC1 | High | Level | Non |
| 54 | * IRQ 04 | PCI0X0 MSG IN | High | Level | Non |
| 55 | * IRQ 05 | PCI0X0 CMD Write | High | Level | Non |
| 56 | * IRQ 06 | PCI0X0 Power Mgt | High | Level | Non |
| 57 | * IRQ 07 | PCI0X0 VPD Access | Rising| Edge | Non |
| 58 | * IRQ 08 | PCI0X0 MSI level 0 | High | Lvl/ed| Non |
| 59 | * IRQ 09 | External IRQ 15 - (PCI-Express) | pgm H | Pgm | Non |
| 60 | * IRQ 10 | UIC2 Non-critical Int. | NA | NA | Non |
| 61 | * IRQ 11 | UIC2 Critical Interrupt | NA | NA | Crit |
| 62 | * IRQ 12 | PCI Express MSI Level 0 | Rising| Edge | Non |
| 63 | * IRQ 13 | PCI Express MSI Level 1 | Rising| Edge | Non |
| 64 | * IRQ 14 | PCI Express MSI Level 2 | Rising| Edge | Non |
| 65 | * IRQ 15 | PCI Express MSI Level 3 | Rising| Edge | Non |
| 66 | * IRQ 16 | UIC3 Non-critical Int. | NA | NA | Non |
| 67 | * IRQ 17 | UIC3 Critical Interrupt | NA | NA | Crit |
| 68 | * IRQ 18 | External IRQ 14 - (PCI-Express) | Pgm | Pgm | Non |
| 69 | * IRQ 19 | DMA Channel 0 FIFO Full | High | Level | Non |
| 70 | * IRQ 20 | DMA Channel 0 Stat FIFO | High | Level | Non |
| 71 | * IRQ 21 | DMA Channel 1 FIFO Full | High | Level | Non |
| 72 | * IRQ 22 | DMA Channel 1 Stat FIFO | High | Level | Non |
| 73 | * IRQ 23 | I2O Inbound Doorbell | High | Level | Non |
| 74 | * IRQ 24 | Inbound Post List FIFO Not Empt | High | Level | Non |
| 75 | * IRQ 25 | I2O Region 0 LL PLB Write | High | Level | Non |
| 76 | * IRQ 26 | I2O Region 1 LL PLB Write | High | Level | Non |
| 77 | * IRQ 27 | I2O Region 0 HB PLB Write | High | Level | Non |
| 78 | * IRQ 28 | I2O Region 1 HB PLB Write | High | Level | Non |
| 79 | * IRQ 29 | GPT Down Count Timer | Rising| Edge | Non |
| 80 | * IRQ 30 | UIC1 Non-critical Int. | NA | NA | Non |
| 81 | * IRQ 31 | UIC1 Critical Interrupt | NA | NA | Crit. |
| 82 | *-------------------------------------------------------------------- |
| 83 | * IRQ 32 | Ext. IRQ 13 - (PCI-Express) |pgm (H)|pgm/Lvl| Non |
| 84 | * IRQ 33 | MAL Serr | High | Level | Non |
| 85 | * IRQ 34 | MAL Txde | High | Level | Non |
| 86 | * IRQ 35 | MAL Rxde | High | Level | Non |
| 87 | * IRQ 36 | DMC CE or DMC UE | High | Level | Non |
| 88 | * IRQ 37 | EBC or UART2 | High |Lvl Edg| Non |
| 89 | * IRQ 38 | MAL TX EOB | High | Level | Non |
| 90 | * IRQ 39 | MAL RX EOB | High | Level | Non |
| 91 | * IRQ 40 | PCIX0 MSI Level 1 | High |Lvl Edg| Non |
| 92 | * IRQ 41 | PCIX0 MSI level 2 | High |Lvl Edg| Non |
| 93 | * IRQ 42 | PCIX0 MSI level 3 | High |Lvl Edg| Non |
| 94 | * IRQ 43 | L2 Cache | Risin | Edge | Non |
| 95 | * IRQ 44 | GPT Compare Timer 0 | Risin | Edge | Non |
| 96 | * IRQ 45 | GPT Compare Timer 1 | Risin | Edge | Non |
| 97 | * IRQ 46 | GPT Compare Timer 2 | Risin | Edge | Non |
| 98 | * IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
| 99 | * IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
| 100 | * IRQ 49 | Ext. IRQ 12 - PCI-X |pgm/Fal|pgm/Lvl| Non |
| 101 | * IRQ 50 | Ext. IRQ 11 - |pgm (H)|pgm/Lvl| Non |
| 102 | * IRQ 51 | Ext. IRQ 10 - |pgm (H)|pgm/Lvl| Non |
| 103 | * IRQ 52 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
| 104 | * IRQ 53 | Ext. IRQ 8 |pgm (H)|pgm/Lvl| Non |
| 105 | * IRQ 54 | DMA Error | High | Level | Non |
| 106 | * IRQ 55 | DMA I2O Error | High | Level | Non |
| 107 | * IRQ 56 | Serial ROM | High | Level | Non |
| 108 | * IRQ 57 | PCIX0 Error | High | Edge | Non |
| 109 | * IRQ 58 | Ext. IRQ 7- |pgm (H)|pgm/Lvl| Non |
| 110 | * IRQ 59 | Ext. IRQ 6- |pgm (H)|pgm/Lvl| Non |
| 111 | * IRQ 60 | EMAC0 Interrupt | High | Level | Non |
| 112 | * IRQ 61 | EMAC0 Wake-up | High | Level | Non |
| 113 | * IRQ 62 | Reserved | High | Level | Non |
| 114 | * IRQ 63 | XOR | High | Level | Non |
| 115 | *-------------------------------------------------------------------- |
| 116 | * IRQ 64 | PE0 AL | High | Level | Non |
| 117 | * IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
| 118 | * IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
| 119 | * IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
| 120 | * IRQ 68 | PE0 TCR | High | Level | Non |
| 121 | * IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
| 122 | * IRQ 70 | PE0 DCR Error | High | Level | Non |
| 123 | * IRQ 71 | Reserved | N/A | N/A | Non |
| 124 | * IRQ 72 | PE1 AL | High | Level | Non |
| 125 | * IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
| 126 | * IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
| 127 | * IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
| 128 | * IRQ 76 | PE1 TCR | High | Level | Non |
| 129 | * IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
| 130 | * IRQ 78 | PE1 DCR Error | High | Level | Non |
| 131 | * IRQ 79 | Reserved | N/A | N/A | Non |
| 132 | * IRQ 80 | PE2 AL | High | Level | Non |
| 133 | * IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
| 134 | * IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
| 135 | * IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
| 136 | * IRQ 84 | PE2 TCR | High | Level | Non |
| 137 | * IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
| 138 | * IRQ 86 | PE2 DCR Error | High | Level | Non |
| 139 | * IRQ 87 | Reserved | N/A | N/A | Non |
| 140 | * IRQ 88 | External IRQ(5) | Progr | Progr | Non |
| 141 | * IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
| 142 | * IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
| 143 | * IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
| 144 | * IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
| 145 | * IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
| 146 | * IRQ 94 | Reserved | N/A | N/A | Non |
| 147 | * IRQ 95 | Reserved | N/A | N/A | Non |
| 148 | *-------------------------------------------------------------------- |
| 149 | * IRQ 96 | PE0 INTA | High | Level | Non |
| 150 | * IRQ 97 | PE0 INTB | High | Level | Non |
| 151 | * IRQ 98 | PE0 INTC | High | Level | Non |
| 152 | * IRQ 99 | PE0 INTD | High | Level | Non |
| 153 | * IRQ 100| PE1 INTA | High | Level | Non |
| 154 | * IRQ 101| PE1 INTB | High | Level | Non |
| 155 | * IRQ 102| PE1 INTC | High | Level | Non |
| 156 | * IRQ 103| PE1 INTD | High | Level | Non |
| 157 | * IRQ 104| PE2 INTA | High | Level | Non |
| 158 | * IRQ 105| PE2 INTB | High | Level | Non |
| 159 | * IRQ 106| PE2 INTC | High | Level | Non |
| 160 | * IRQ 107| PE2 INTD | Risin | Edge | Non |
| 161 | * IRQ 108| PCI Express MSI Level 4 | Risin | Edge | Non |
| 162 | * IRQ 109| PCI Express MSI Level 5 | Risin | Edge | Non |
| 163 | * IRQ 110| PCI Express MSI Level 6 | Risin | Edge | Non |
| 164 | * IRQ 111| PCI Express MSI Level 7 | Risin | Edge | Non |
| 165 | * IRQ 116| PCI Express MSI Level 12 | Risin | Edge | Non |
| 166 | * IRQ 112| PCI Express MSI Level 8 | Risin | Edge | Non |
| 167 | * IRQ 113| PCI Express MSI Level 9 | Risin | Edge | Non |
| 168 | * IRQ 114| PCI Express MSI Level 10 | Risin | Edge | Non |
| 169 | * IRQ 115| PCI Express MSI Level 11 | Risin | Edge | Non |
| 170 | * IRQ 117| PCI Express MSI Level 13 | Risin | Edge | Non |
| 171 | * IRQ 118| PCI Express MSI Level 14 | Risin | Edge | Non |
| 172 | * IRQ 119| PCI Express MSI Level 15 | Risin | Edge | Non |
| 173 | * IRQ 120| PCI Express MSI Level 16 | Risin | Edge | Non |
| 174 | * IRQ 121| PCI Express MSI Level 17 | Risin | Edge | Non |
| 175 | * IRQ 122| PCI Express MSI Level 18 | Risin | Edge | Non |
| 176 | * IRQ 123| PCI Express MSI Level 19 | Risin | Edge | Non |
| 177 | * IRQ 124| PCI Express MSI Level 20 | Risin | Edge | Non |
| 178 | * IRQ 125| PCI Express MSI Level 21 | Risin | Edge | Non |
| 179 | * IRQ 126| PCI Express MSI Level 22 | Risin | Edge | Non |
| 180 | * IRQ 127| PCI Express MSI Level 23 | Risin | Edge | Non |
| 181 | */ |
| 182 | |
| 183 | /* |
| 184 | * Put UICs in PowerPC 440SPe mode. |
| 185 | * Initialise UIC registers. Clear all interrupts. Disable all |
| 186 | * interrupts. Set critical interrupt values. Set interrupt polarities. |
| 187 | * Set interrupt trigger levels. Make bit 0 High priority. Clear all |
| 188 | * interrupts again. |
| 189 | */ |
| 190 | mtdcr(UIC3SR, 0xffffffff); /* Clear all interrupts */ |
| 191 | mtdcr(UIC3ER, 0x00000000); /* disable all interrupts */ |
| 192 | mtdcr(UIC3CR, 0x00000000); /* Set Critical / Non Critical IRQs */ |
| 193 | mtdcr(UIC3PR, 0xffffffff); /* Set Interrupt Polarities*/ |
| 194 | mtdcr(UIC3TR, 0x001fffff); /* Set Interrupt Trigger Levels */ |
| 195 | mtdcr(UIC3VR, 0x00000001); /* Set Vect base=0,INT31 Highest prio */ |
| 196 | mtdcr(UIC3SR, 0x00000000); /* clear all interrupts*/ |
| 197 | mtdcr(UIC3SR, 0xffffffff); /* clear all interrupts*/ |
| 198 | |
| 199 | mtdcr(UIC2SR, 0xffffffff); /* Clear all interrupts */ |
| 200 | mtdcr(UIC2ER, 0x00000000); /* disable all interrupts*/ |
| 201 | mtdcr(UIC2CR, 0x00000000); /* Set Critical / Non Critical IRQs */ |
| 202 | mtdcr(UIC2PR, 0xebebebff); /* Set Interrupt Polarities*/ |
| 203 | mtdcr(UIC2TR, 0x74747400); /* Set Interrupt Trigger Levels */ |
| 204 | mtdcr(UIC2VR, 0x00000001); /* Set Vect base=0,INT31 Highest prio */ |
| 205 | mtdcr(UIC2SR, 0x00000000); /* clear all interrupts */ |
| 206 | mtdcr(UIC2SR, 0xffffffff); /* clear all interrupts */ |
| 207 | |
| 208 | mtdcr(UIC1SR, 0xffffffff); /* Clear all interrupts*/ |
| 209 | mtdcr(UIC1ER, 0x00000000); /* disable all interrupts*/ |
| 210 | mtdcr(UIC1CR, 0x00000000); /* Set Critical / Non Critical IRQs */ |
| 211 | mtdcr(UIC1PR, 0xffffffff); /* Set Interrupt Polarities */ |
| 212 | mtdcr(UIC1TR, 0x001f8040); /* Set Interrupt Trigger Levels*/ |
| 213 | mtdcr(UIC1VR, 0x00000001); /* Set Vect base=0,INT31 Highest prio */ |
| 214 | mtdcr(UIC1SR, 0x00000000); /* clear all interrupts*/ |
| 215 | mtdcr(UIC1SR, 0xffffffff); /* clear all interrupts*/ |
| 216 | |
| 217 | mtdcr(UIC0SR, 0xffffffff); /* Clear all interrupts */ |
| 218 | mtdcr(UIC0ER, 0x00000000); /* disable all int. excepted cascade */ |
| 219 | mtdcr(UIC0CR, 0x00104001); /* Set Critical / Non Critical IRQs */ |
| 220 | mtdcr(UIC0PR, 0xffffffff); /* Set Interrupt Polarities*/ |
| 221 | mtdcr(UIC0TR, 0x010f0004); /* Set Interrupt Trigger Levels */ |
| 222 | mtdcr(UIC0VR, 0x00000001); /* Set Vect base=0,INT31 Highest prio */ |
| 223 | mtdcr(UIC0SR, 0x00000000); /* clear all interrupts*/ |
| 224 | mtdcr(UIC0SR, 0xffffffff); /* clear all interrupts*/ |
| 225 | |
| 226 | mfsdr(SDR0_MFR, mfr); |
| 227 | mfr |= SDR0_MFR_FIXD; /* Workaround for PCI/DMA */ |
| 228 | mtsdr(SDR0_MFR, mfr); |
| 229 | |
| 230 | mtsdr(SDR0_PFC0, CONFIG_SYS_PFC0); |
| 231 | |
| 232 | out_be32((void *)GPIO0_OR, CONFIG_SYS_GPIO_OR); |
| 233 | out_be32((void *)GPIO0_ODR, CONFIG_SYS_GPIO_ODR); |
| 234 | out_be32((void *)GPIO0_TCR, CONFIG_SYS_GPIO_TCR); |
| 235 | |
| 236 | return 0; |
| 237 | } |
| 238 | |
| 239 | int board_early_init_r(void) |
| 240 | { |
| 241 | /* |
| 242 | * ICON has 64MBytes of NOR FLASH (Spansion 29GL512), but the |
| 243 | * boot EBC mapping only supports a maximum of 16MBytes |
| 244 | * (4.ff00.0000 - 4.ffff.ffff). |
| 245 | * To solve this problem, the FLASH has to get remapped to another |
| 246 | * EBC address which accepts bigger regions: |
| 247 | * |
| 248 | * 0xfc00.0000 -> 4.ec00.0000 |
| 249 | */ |
| 250 | |
| 251 | /* Remap the NOR FLASH to 0xec00.0000 ... 0xefff.ffff */ |
| 252 | mtebc(PB0CR, CONFIG_SYS_FLASH_BASE_PHYS_L | 0xda000); |
| 253 | |
| 254 | /* Remove TLB entry of boot EBC mapping */ |
| 255 | remove_tlb(CONFIG_SYS_BOOT_BASE_ADDR, 16 << 20); |
| 256 | |
| 257 | /* Add TLB entry for 0xfc00.0000 -> 0x4.ec00.0000 */ |
| 258 | program_tlb(CONFIG_SYS_FLASH_BASE_PHYS, CONFIG_SYS_FLASH_BASE, |
| 259 | CONFIG_SYS_FLASH_SIZE, TLB_WORD2_I_ENABLE); |
| 260 | |
| 261 | /* |
| 262 | * Now accessing of the whole 64Mbytes of NOR FLASH at virtual address |
| 263 | * 0xfc00.0000 is possible |
| 264 | */ |
| 265 | |
| 266 | /* |
| 267 | * Clear potential errors resulting from auto-calibration. |
| 268 | * If not done, then we could get an interrupt later on when |
| 269 | * exceptions are enabled. |
| 270 | */ |
| 271 | set_mcsr(get_mcsr()); |
| 272 | |
| 273 | return 0; |
| 274 | } |
| 275 | |
| 276 | int checkboard(void) |
| 277 | { |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 278 | char buf[64]; |
| 279 | int i = getenv_f("serial#", buf, sizeof(buf)); |
Stefan Roese | 2a1a8cb | 2010-04-27 11:37:28 +0200 | [diff] [blame] | 280 | |
| 281 | printf("Board: ICON"); |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 282 | if (i > 0) { |
Stefan Roese | 2a1a8cb | 2010-04-27 11:37:28 +0200 | [diff] [blame] | 283 | puts(", serial# "); |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 284 | puts(buf); |
Stefan Roese | 2a1a8cb | 2010-04-27 11:37:28 +0200 | [diff] [blame] | 285 | } |
| 286 | putc('\n'); |
| 287 | |
| 288 | return 0; |
| 289 | } |
| 290 | |
| 291 | /* |
| 292 | * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with |
| 293 | * board specific values. |
| 294 | * |
| 295 | * Tested successfully with the following SODIMM: |
| 296 | * Crucial CT6464AC667.4FE - 512MB SO-DIMM (single rank) |
| 297 | * |
| 298 | * Tests with Micron MT4HTF6464HZ-667H1 showed problems in "cold" state, |
| 299 | * directly after power-up. Only after running for more than 10 minutes |
| 300 | * real stable auto-calibration windows could be found. |
| 301 | */ |
| 302 | u32 ddr_wrdtr(u32 default_val) |
| 303 | { |
| 304 | return SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_90_DEG_ADV; |
| 305 | } |
| 306 | |
| 307 | u32 ddr_clktr(u32 default_val) |
| 308 | { |
| 309 | return SDRAM_CLKTR_CLKP_180_DEG_ADV; |
| 310 | } |
| 311 | |
| 312 | /* |
| 313 | * Override the weak default implementation and return the |
| 314 | * last PCIe slot number (max number - 1). |
| 315 | */ |
| 316 | int board_pcie_last(void) |
| 317 | { |
| 318 | /* Only 2 PCIe ports used on ICON, so the last one is 1 */ |
| 319 | return 1; |
| 320 | } |
Anatolij Gustschin | 81c0679 | 2010-05-26 10:38:59 +0200 | [diff] [blame] | 321 | |
| 322 | /* |
| 323 | * Video |
| 324 | */ |
| 325 | #ifdef CONFIG_VIDEO_SM501 |
| 326 | #include <sm501.h> |
| 327 | |
| 328 | #define DISPLAY_WIDTH 640 |
| 329 | #define DISPLAY_HEIGHT 480 |
| 330 | |
| 331 | static const SMI_REGS sm502_init_regs[] = { |
| 332 | {0x00004, 0x0}, |
| 333 | {0x00040, 0x00021847}, |
| 334 | {0x00044, 0x091a0a01}, /* 24 MHz pixclk */ |
| 335 | {0x00054, 0x0}, |
| 336 | {0x00048, 0x00021847}, |
| 337 | {0x0004C, 0x091a0a01}, |
| 338 | {0x00054, 0x1}, |
| 339 | {0x80004, 0xc428bb17}, |
| 340 | {0x8000C, 0x00000000}, |
| 341 | {0x80010, 0x0a000a00}, |
| 342 | {0x80014, 0x02800000}, |
| 343 | {0x80018, 0x01e00000}, |
| 344 | {0x8001C, 0x00000000}, |
| 345 | {0x80020, 0x01e00280}, |
| 346 | {0x80024, 0x02fa027f}, |
| 347 | {0x80028, 0x004a0280}, |
| 348 | {0x8002C, 0x020c01df}, |
| 349 | {0x80030, 0x000201e7}, |
| 350 | {0x80200, 0x00010000}, |
| 351 | {0x00008, 0x20000000}, /* gpio29 is pwm0, LED_PWM */ |
| 352 | {0x0000C, 0x3f000000}, /* gpio56 - gpio61 as flat panel data pins */ |
| 353 | {0x10020, 0x25725728}, /* 20 kHz pwm0, 50 % duty cycle, disabled */ |
| 354 | {0x80000, 0x0f010106}, /* vsync & hsync pos, disp on */ |
| 355 | {0, 0} |
| 356 | }; |
| 357 | |
| 358 | /* |
| 359 | * Return a pointer to the register initialization table. |
| 360 | */ |
| 361 | const SMI_REGS *board_get_regs(void) |
| 362 | { |
| 363 | return sm502_init_regs; |
| 364 | } |
| 365 | |
| 366 | int board_get_width(void) |
| 367 | { |
| 368 | return DISPLAY_WIDTH; |
| 369 | } |
| 370 | |
| 371 | int board_get_height(void) |
| 372 | { |
| 373 | return DISPLAY_HEIGHT; |
| 374 | } |
| 375 | |
| 376 | #ifdef CONFIG_CONSOLE_EXTRA_INFO |
| 377 | /* |
| 378 | * Return text to be printed besides the logo. |
| 379 | */ |
| 380 | void video_get_info_str(int line_number, char *info) |
| 381 | { |
| 382 | if (line_number == 1) |
| 383 | strcpy(info, " Board: ICON"); |
| 384 | else |
| 385 | info[0] = '\0'; |
| 386 | } |
| 387 | #endif |
| 388 | |
| 389 | #endif /* CONFIG_VIDEO_SM501 */ |