blob: 4b8f7194dcefa24e4e886b35d9a244d50b4ec38a [file] [log] [blame]
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08001# single-source clock:Sys_Clock = DDR_Refclock = Diff_Sysclk = 100 MHz
2# Core/DDR/Platform/FMan = 1400MHz/1600MT/s/400MHz/700MHz
3
4# PBL preamble and RCW header for T1024QDS
5aa55aa55 010e0100
6# Serdes protocol 0x6F
70810000e 00000000 00000000 00000000
837800001 00000012 e8104000 21000000
900000000 00000000 00000000 00030810
1000000000 036c5a00 00000000 00000006