blob: c596303c5dbbf576d56c2aeb029b7b8d02808b42 [file] [log] [blame]
Kumar Gala92c512a2008-01-16 09:15:29 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/fsl_law.h>
28#include <asm/mmu.h>
29
30/*
31 * LAW(Local Access Window) configuration:
32 *
Wolfgang Grandeggerba08f5d2008-06-05 13:12:10 +020033 * Standard mapping:
34 *
Kumar Gala92c512a2008-01-16 09:15:29 -060035 * 0x0000_0000 0x7fff_ffff DDR 2G
36 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
Wolfgang Grandegger8754a972008-06-05 13:12:08 +020037 * 0xc000_0000 0xdfff_ffff RapidIO or PCI express 512M
Kumar Gala92c512a2008-01-16 09:15:29 -060038 * 0xe000_0000 0xe000_ffff CCSR 1M
39 * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
Wolfgang Grandegger2aca6452008-06-05 13:12:09 +020040 * 0xe300_0000 0xe3ff_ffff CAN and NAND Flash 16M
Wolfgang Grandegger8754a972008-06-05 13:12:08 +020041 * 0xef00_0000 0xefff_ffff PCI express IO 16M
Wolfgang Grandeggerba08f5d2008-06-05 13:12:10 +020042 * 0xfc00_0000 0xffff_ffff FLASH (boot bank) 128M
43 *
44 * Big FLASH mapping:
45 *
46 * 0x0000_0000 0x7fff_ffff DDR 2G
47 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
48 * 0xa000_0000 0xa000_ffff CCSR 1M
49 * 0xa200_0000 0xa2ff_ffff PCI1 IO 16M
50 * 0xa300_0000 0xa3ff_ffff CAN and NAND Flash 16M
51 * 0xaf00_0000 0xafff_ffff PCI express IO 16M
52 * 0xb000_0000 0xbfff_ffff RapidIO or PCI express 256M
53 * 0xc000_0000 0xffff_ffff FLASH (boot bank) 1G
Kumar Gala92c512a2008-01-16 09:15:29 -060054 *
55 * Notes:
56 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
57 * If flash is 8M at default position (last 8M), no LAW needed.
58 */
59
Wolfgang Grandeggerba08f5d2008-06-05 13:12:10 +020060#ifdef CONFIG_TQM_BIGFLASH
61#define LAW_3_SIZE LAW_SIZE_1G
62#define LAW_5_SIZE LAW_SIZE_256M
63#else
64#define LAW_3_SIZE LAW_SIZE_128M
65#define LAW_5_SIZE LAW_SIZE_512M
66#endif
67
Kumar Gala92c512a2008-01-16 09:15:29 -060068struct law_entry law_table[] = {
Wolfgang Grandegger57181dd2009-02-11 18:38:24 +010069 SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_2G, LAW_TRGT_IF_DDR),
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070 SET_LAW(CONFIG_SYS_LBC_FLASH_BASE, LAW_3_SIZE, LAW_TRGT_IF_LBC),
Kumar Gala30da3982010-12-17 10:23:45 -060071#ifndef CONFIG_PCIE1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072 SET_LAW(CONFIG_SYS_RIO_MEM_BASE, LAW_5_SIZE, LAW_TRGT_IF_RIO),
Wolfgang Grandegger8754a972008-06-05 13:12:08 +020073#endif /* CONFIG_PCIE1 */
Wolfgang Grandegger2aca6452008-06-05 13:12:09 +020074#if defined(CONFIG_CAN_DRIVER) || defined(CONFIG_NAND)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075 SET_LAW(CONFIG_SYS_CAN_BASE, LAW_SIZE_16M, LAW_TRGT_IF_LBC),
Wolfgang Grandegger2aca6452008-06-05 13:12:09 +020076#endif /* CONFIG_CAN_DRIVER || CONFIG_NAND */
Kumar Gala92c512a2008-01-16 09:15:29 -060077};
78
Wolfgang Grandegger9039ce12008-06-05 13:12:00 +020079int num_law_entries = ARRAY_SIZE (law_table);