blob: 9488db2c7d94e55540d3bf3587eb054ac3fa6f55 [file] [log] [blame]
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +05301/*
York Sun38d948a2014-03-27 17:54:48 -07002 * Copyright 2013-2014 Freescale Semiconductor, Inc.
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +05303 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * T1040 QDS board configuration file
28 */
29#define CONFIG_T1040QDS
vijay rai5cad0cf2014-11-18 12:21:13 +053030#define CONFIG_DISPLAY_BOARDINFO
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053031
32#ifdef CONFIG_RAMBOOT_PBL
33#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
34#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090035#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t1040qds/t1040_pbi.cfg
36#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t1040qds/t1040_rcw.cfg
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053037#endif
38
39/* High Level Configuration Options */
40#define CONFIG_BOOKE
41#define CONFIG_E500 /* BOOKE e500 family */
42#define CONFIG_E500MC /* BOOKE e500mc family */
43#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053044#define CONFIG_MP /* support multiple processors */
45
Tang Yuantian5c63df02014-04-17 15:33:44 +080046/* support deep sleep */
47#define CONFIG_DEEP_SLEEP
tang yuantian10871092014-12-18 10:20:07 +080048#if defined(CONFIG_DEEP_SLEEP)
Tang Yuantian5c63df02014-04-17 15:33:44 +080049#define CONFIG_SILENT_CONSOLE
tang yuantian10871092014-12-18 10:20:07 +080050#define CONFIG_BOARD_EARLY_INIT_F
51#endif
Tang Yuantian5c63df02014-04-17 15:33:44 +080052
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053053#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053054#define CONFIG_SYS_TEXT_BASE 0xeff40000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053055#endif
56
57#ifndef CONFIG_RESET_VECTOR_ADDRESS
58#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
59#endif
60
61#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
62#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
63#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta12af67f2014-10-15 11:35:31 +053064#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053065#define CONFIG_PCI /* Enable PCI/PCIE */
66#define CONFIG_PCI_INDIRECT_BRIDGE
Robert P. J. Daya8099812016-05-03 19:52:49 -040067#define CONFIG_PCIE1 /* PCIE controller 1 */
68#define CONFIG_PCIE2 /* PCIE controller 2 */
69#define CONFIG_PCIE3 /* PCIE controller 3 */
70#define CONFIG_PCIE4 /* PCIE controller 4 */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053071
72#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
73#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
74
75#define CONFIG_FSL_LAW /* Use common FSL init code */
76
77#define CONFIG_ENV_OVERWRITE
78
79#ifdef CONFIG_SYS_NO_FLASH
80#define CONFIG_ENV_IS_NOWHERE
81#else
82#define CONFIG_FLASH_CFI_DRIVER
83#define CONFIG_SYS_FLASH_CFI
84#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
85#endif
86
87#ifndef CONFIG_SYS_NO_FLASH
88#if defined(CONFIG_SPIFLASH)
89#define CONFIG_SYS_EXTRA_ENV_RELOC
90#define CONFIG_ENV_IS_IN_SPI_FLASH
91#define CONFIG_ENV_SPI_BUS 0
92#define CONFIG_ENV_SPI_CS 0
93#define CONFIG_ENV_SPI_MAX_HZ 10000000
94#define CONFIG_ENV_SPI_MODE 0
95#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
96#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
97#define CONFIG_ENV_SECT_SIZE 0x10000
98#elif defined(CONFIG_SDCARD)
99#define CONFIG_SYS_EXTRA_ENV_RELOC
100#define CONFIG_ENV_IS_IN_MMC
101#define CONFIG_SYS_MMC_ENV_DEV 0
102#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530103#define CONFIG_ENV_OFFSET (512 * 1658)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530104#elif defined(CONFIG_NAND)
105#define CONFIG_SYS_EXTRA_ENV_RELOC
106#define CONFIG_ENV_IS_IN_NAND
107#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530108#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530109#else
110#define CONFIG_ENV_IS_IN_FLASH
111#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
112#define CONFIG_ENV_SIZE 0x2000
113#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
114#endif
115#else /* CONFIG_SYS_NO_FLASH */
116#define CONFIG_ENV_SIZE 0x2000
117#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
118#endif
119
120#ifndef __ASSEMBLY__
121unsigned long get_board_sys_clk(void);
122unsigned long get_board_ddr_clk(void);
123#endif
124
125#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
126#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
127
128/*
129 * These can be toggled for performance analysis, otherwise use default.
130 */
131#define CONFIG_SYS_CACHE_STASHING
132#define CONFIG_BACKSIDE_L2_CACHE
133#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
134#define CONFIG_BTB /* toggle branch predition */
135#define CONFIG_DDR_ECC
136#ifdef CONFIG_DDR_ECC
137#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
138#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
139#endif
140
141#define CONFIG_ENABLE_36BIT_PHYS
142
143#define CONFIG_ADDR_MAP
144#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
145
146#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
147#define CONFIG_SYS_MEMTEST_END 0x00400000
148#define CONFIG_SYS_ALT_MEMTEST
149#define CONFIG_PANIC_HANG /* do not reset board on panic */
150
151/*
152 * Config the L3 Cache as L3 SRAM
153 */
154#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
155
156#define CONFIG_SYS_DCSRBAR 0xf0000000
157#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
158
159/* EEPROM */
160#define CONFIG_ID_EEPROM
161#define CONFIG_SYS_I2C_EEPROM_NXID
162#define CONFIG_SYS_EEPROM_BUS_NUM 0
163#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
164#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
165#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
166#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
167
168/*
169 * DDR Setup
170 */
171#define CONFIG_VERY_BIG_RAM
172#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
173#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
174
175/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
176#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jaincb217162014-01-03 11:24:55 +0530177#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530178
179#define CONFIG_DDR_SPD
York Sun38d948a2014-03-27 17:54:48 -0700180#ifndef CONFIG_SYS_FSL_DDR4
York Sunf0626592013-09-30 09:22:09 -0700181#define CONFIG_SYS_FSL_DDR3
York Sun38d948a2014-03-27 17:54:48 -0700182#endif
York Sun04c6ace2014-10-27 11:45:11 -0700183#define CONFIG_FSL_DDR_INTERACTIVE
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530184
185#define CONFIG_SYS_SPD_BUS_NUM 0
186#define SPD_EEPROM_ADDRESS 0x51
187
188#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
189
190/*
191 * IFC Definitions
192 */
193#define CONFIG_SYS_FLASH_BASE 0xe0000000
194#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
195
196#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
197#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
198 + 0x8000000) | \
199 CSPR_PORT_SIZE_16 | \
200 CSPR_MSEL_NOR | \
201 CSPR_V)
202#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
203#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
204 CSPR_PORT_SIZE_16 | \
205 CSPR_MSEL_NOR | \
206 CSPR_V)
207#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530208
209/*
210 * TDM Definition
211 */
212#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
213
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530214/* NOR Flash Timing Params */
215#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
216#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
217 FTIM0_NOR_TEADC(0x5) | \
218 FTIM0_NOR_TEAHC(0x5))
219#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
220 FTIM1_NOR_TRAD_NOR(0x1A) |\
221 FTIM1_NOR_TSEQRAD_NOR(0x13))
222#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
223 FTIM2_NOR_TCH(0x4) | \
224 FTIM2_NOR_TWPH(0x0E) | \
225 FTIM2_NOR_TWP(0x1c))
226#define CONFIG_SYS_NOR_FTIM3 0x0
227
228#define CONFIG_SYS_FLASH_QUIET_TEST
229#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
230
231#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
232#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
233#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
234#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
235
236#define CONFIG_SYS_FLASH_EMPTY_INFO
237#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
238 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
239#define CONFIG_FSL_QIXIS /* use common QIXIS code */
240#define QIXIS_BASE 0xffdf0000
241#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
242#define QIXIS_LBMAP_SWITCH 0x06
243#define QIXIS_LBMAP_MASK 0x0f
244#define QIXIS_LBMAP_SHIFT 0
245#define QIXIS_LBMAP_DFLTBANK 0x00
246#define QIXIS_LBMAP_ALTBANK 0x04
247#define QIXIS_RST_CTL_RESET 0x31
248#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
249#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
250#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Prabhakar Kushwaha692256a2013-12-26 12:40:55 +0530251#define QIXIS_RST_FORCE_MEM 0x01
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530252
253#define CONFIG_SYS_CSPR3_EXT (0xf)
254#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
255 | CSPR_PORT_SIZE_8 \
256 | CSPR_MSEL_GPCM \
257 | CSPR_V)
258#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
259#define CONFIG_SYS_CSOR3 0x0
260/* QIXIS Timing parameters for IFC CS3 */
261#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
262 FTIM0_GPCM_TEADC(0x0e) | \
263 FTIM0_GPCM_TEAHC(0x0e))
264#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
265 FTIM1_GPCM_TRAD(0x3f))
266#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Prabhakar Kushwaha7e0464d2013-12-12 12:09:01 +0530267 FTIM2_GPCM_TCH(0x8) | \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530268 FTIM2_GPCM_TWP(0x1f))
269#define CONFIG_SYS_CS3_FTIM3 0x0
270
271#define CONFIG_NAND_FSL_IFC
272#define CONFIG_SYS_NAND_BASE 0xff800000
273#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
274
275#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
276#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
277 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
278 | CSPR_MSEL_NAND /* MSEL = NAND */ \
279 | CSPR_V)
280#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
281
282#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
283 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
284 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
285 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
286 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
287 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
288 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
289
290#define CONFIG_SYS_NAND_ONFI_DETECTION
291
292/* ONFI NAND Flash mode0 Timing Params */
293#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
294 FTIM0_NAND_TWP(0x18) | \
295 FTIM0_NAND_TWCHT(0x07) | \
296 FTIM0_NAND_TWH(0x0a))
297#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
298 FTIM1_NAND_TWBE(0x39) | \
299 FTIM1_NAND_TRR(0x0e) | \
300 FTIM1_NAND_TRP(0x18))
301#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
302 FTIM2_NAND_TREH(0x0a) | \
303 FTIM2_NAND_TWHRE(0x1e))
304#define CONFIG_SYS_NAND_FTIM3 0x0
305
306#define CONFIG_SYS_NAND_DDR_LAW 11
307#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
308#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530309#define CONFIG_CMD_NAND
310
311#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
312
313#if defined(CONFIG_NAND)
314#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
315#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
316#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
317#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
318#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
319#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
320#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
321#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
322#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
323#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
324#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
325#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
326#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
327#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
328#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
329#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
330#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
331#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
332#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
333#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
334#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
335#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
336#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
337#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
338#else
339#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
340#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
341#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
342#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
343#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
344#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
345#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
346#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
347#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
348#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
349#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
350#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
351#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
352#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
353#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
354#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
355#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
356#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
357#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
358#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
359#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
360#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
361#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
362#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
363#endif
364
365#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
366
367#if defined(CONFIG_RAMBOOT_PBL)
368#define CONFIG_SYS_RAMBOOT
369#endif
370
371#define CONFIG_BOARD_EARLY_INIT_R
372#define CONFIG_MISC_INIT_R
373
374#define CONFIG_HWCONFIG
375
376/* define to use L1 as initial stack */
377#define CONFIG_L1_INIT_RAM
378#define CONFIG_SYS_INIT_RAM_LOCK
379#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
380#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700381#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530382/* The assembler doesn't like typecast */
383#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
384 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
385 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
386#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
387
388#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
389 GENERATED_GBL_DATA_SIZE)
390#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
391
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530392#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530393#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530394
395/* Serial Port - controlled on board with jumper J8
396 * open - index 2
397 * shorted - index 1
398 */
399#define CONFIG_CONS_INDEX 1
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530400#define CONFIG_SYS_NS16550_SERIAL
401#define CONFIG_SYS_NS16550_REG_SIZE 1
402#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
403
404#define CONFIG_SYS_BAUDRATE_TABLE \
405 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
406
407#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
408#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
409#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
410#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530411#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
412
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530413/* Video */
414#define CONFIG_FSL_DIU_FB
415#ifdef CONFIG_FSL_DIU_FB
Wang Dongsheng9fdaa5c2014-03-19 10:47:55 +0800416#define CONFIG_FSL_DIU_CH7301
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530417#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
418#define CONFIG_VIDEO
419#define CONFIG_CMD_BMP
420#define CONFIG_CFB_CONSOLE
421#define CONFIG_VIDEO_SW_CURSOR
422#define CONFIG_VGA_AS_SINGLE_DEVICE
423#define CONFIG_VIDEO_LOGO
424#define CONFIG_VIDEO_BMP_LOGO
425#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
426/*
427 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
428 * disable empty flash sector detection, which is I/O-intensive.
429 */
430#undef CONFIG_SYS_FLASH_EMPTY_INFO
431#endif
432
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530433/* I2C */
434#define CONFIG_SYS_I2C
435#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Priyanka Jaincb217162014-01-03 11:24:55 +0530436#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800437#define CONFIG_SYS_FSL_I2C2_SPEED 50000
438#define CONFIG_SYS_FSL_I2C3_SPEED 50000
439#define CONFIG_SYS_FSL_I2C4_SPEED 50000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530440#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530441#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800442#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
443#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530444#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800445#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
446#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
447#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530448
449#define I2C_MUX_PCA_ADDR 0x77
450#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
451
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530452/* I2C bus multiplexer */
453#define I2C_MUX_CH_DEFAULT 0x8
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530454#define I2C_MUX_CH_DIU 0xC
455
456/* LDI/DVI Encoder for display */
457#define CONFIG_SYS_I2C_LDI_ADDR 0x38
458#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530459
460/*
461 * RTC configuration
462 */
463#define RTC
464#define CONFIG_RTC_DS3231 1
465#define CONFIG_SYS_I2C_RTC_ADDR 0x68
466
467/*
468 * eSPI - Enhanced SPI
469 */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530470#define CONFIG_SF_DEFAULT_SPEED 10000000
471#define CONFIG_SF_DEFAULT_MODE 0
472
473/*
474 * General PCI
475 * Memory space is mapped 1-1, but I/O space must start from 0.
476 */
477
478#ifdef CONFIG_PCI
479/* controller 1, direct to uli, tgtid 3, Base address 20000 */
480#ifdef CONFIG_PCIE1
481#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
482#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
483#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
484#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
485#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
486#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
487#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
488#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
489#endif
490
491/* controller 2, Slot 2, tgtid 2, Base address 201000 */
492#ifdef CONFIG_PCIE2
493#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
494#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
495#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
496#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
497#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
498#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
499#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
500#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
501#endif
502
503/* controller 3, Slot 1, tgtid 1, Base address 202000 */
504#ifdef CONFIG_PCIE3
505#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
506#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
507#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
508#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
509#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
510#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
511#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
512#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
513#endif
514
515/* controller 4, Base address 203000 */
516#ifdef CONFIG_PCIE4
517#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
518#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
519#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
520#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
521#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
522#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
523#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
524#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
525#endif
526
527#define CONFIG_PCI_PNP /* do pci plug-and-play */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530528
529#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
530#define CONFIG_DOS_PARTITION
531#endif /* CONFIG_PCI */
532
533/* SATA */
534#define CONFIG_FSL_SATA_V2
535#ifdef CONFIG_FSL_SATA_V2
536#define CONFIG_LIBATA
537#define CONFIG_FSL_SATA
538
539#define CONFIG_SYS_SATA_MAX_DEVICE 2
540#define CONFIG_SATA1
541#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
542#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
543#define CONFIG_SATA2
544#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
545#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
546
547#define CONFIG_LBA48
548#define CONFIG_CMD_SATA
549#define CONFIG_DOS_PARTITION
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530550#endif
551
552/*
553* USB
554*/
555#define CONFIG_HAS_FSL_DR_USB
556
557#ifdef CONFIG_HAS_FSL_DR_USB
558#define CONFIG_USB_EHCI
559
560#ifdef CONFIG_USB_EHCI
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530561#define CONFIG_USB_EHCI_FSL
562#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530563#endif
564#endif
565
566#define CONFIG_MMC
567
568#ifdef CONFIG_MMC
569#define CONFIG_FSL_ESDHC
Yangbo Lu73f66522015-09-17 10:27:38 +0800570#define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530571#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530572#define CONFIG_GENERIC_MMC
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530573#define CONFIG_DOS_PARTITION
Yangbo Lu74b29542015-09-17 10:27:27 +0800574#define CONFIG_FSL_ESDHC_ADAPTER_IDENT
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530575#endif
576
577/* Qman/Bman */
578#ifndef CONFIG_NOBQFMAN
579#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500580#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530581#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
582#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
583#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500584#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
585#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
586#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
587#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
588#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
589 CONFIG_SYS_BMAN_CENA_SIZE)
590#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
591#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500592#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530593#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
594#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
595#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500596#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
597#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
598#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
599#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
600#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
601 CONFIG_SYS_QMAN_CENA_SIZE)
602#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
603#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530604
605#define CONFIG_SYS_DPAA_FMAN
606#define CONFIG_SYS_DPAA_PME
607
Zhao Qiang433e0af2014-03-21 16:21:46 +0800608#define CONFIG_QE
609#define CONFIG_U_QE
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530610/* Default address of microcode for the Linux Fman driver */
611#if defined(CONFIG_SPIFLASH)
612/*
613 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
614 * env, so we got 0x110000.
615 */
616#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800617#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530618#elif defined(CONFIG_SDCARD)
619/*
620 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530621 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
622 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530623 */
624#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800625#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530626#elif defined(CONFIG_NAND)
627#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800628#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530629#else
630#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800631#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Zhao Qiang433e0af2014-03-21 16:21:46 +0800632#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530633#endif
634#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
635#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
636#endif /* CONFIG_NOBQFMAN */
637
638#ifdef CONFIG_SYS_DPAA_FMAN
639#define CONFIG_FMAN_ENET
640#define CONFIG_PHYLIB_10G
641#define CONFIG_PHY_VITESSE
642#define CONFIG_PHY_REALTEK
643#define CONFIG_PHY_TERANETICS
644#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
645#define SGMII_CARD_PORT2_PHY_ADDR 0x10
646#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
647#define SGMII_CARD_PORT4_PHY_ADDR 0x11
648#endif
649
650#ifdef CONFIG_FMAN_ENET
Prabhakar Kushwahae70cd8d2014-01-27 15:55:20 +0530651#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x01
652#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x02
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530653
654#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
655#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
656#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
657#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
658
659#define CONFIG_MII /* MII PHY management */
660#define CONFIG_ETHPRIME "FM1@DTSEC1"
661#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
662#endif
663
Codrin Ciubotariua2d39cb2015-01-21 11:54:11 +0200664/* Enable VSC9953 L2 Switch driver */
665#define CONFIG_VSC9953
Codrin Ciubotariub786d692016-03-14 13:46:51 +0200666#define CONFIG_CMD_ETHSW
Codrin Ciubotariua2d39cb2015-01-21 11:54:11 +0200667#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x14
668#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x18
669
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530670/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530671 * Dynamic MTD Partition support with mtdparts
672 */
673#ifndef CONFIG_SYS_NO_FLASH
674#define CONFIG_MTD_DEVICE
675#define CONFIG_MTD_PARTITIONS
676#define CONFIG_CMD_MTDPARTS
677#define CONFIG_FLASH_CFI_MTD
678#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
679 "spi0=spife110000.0"
680#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
681 "128k(dtb),96m(fs),-(user);"\
682 "fff800000.flash:2m(uboot),9m(kernel),"\
683 "128k(dtb),96m(fs),-(user);spife110000.0:" \
684 "2m(uboot),9m(kernel),128k(dtb),-(user)"
685#endif
686
687/*
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530688 * Environment
689 */
690#define CONFIG_LOADS_ECHO /* echo on for serial download */
691#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
692
693/*
694 * Command line configuration.
695 */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530696#define CONFIG_CMD_DATE
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530697#define CONFIG_CMD_EEPROM
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530698#define CONFIG_CMD_ERRATA
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530699#define CONFIG_CMD_IRQ
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530700#define CONFIG_CMD_REGINFO
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530701
702#ifdef CONFIG_PCI
703#define CONFIG_CMD_PCI
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530704#endif
705
Ruchika Gupta12af67f2014-10-15 11:35:31 +0530706/* Hash command with SHA acceleration supported in hardware */
707#ifdef CONFIG_FSL_CAAM
708#define CONFIG_CMD_HASH
709#define CONFIG_SHA_HW_ACCEL
710#endif
711
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530712/*
713 * Miscellaneous configurable options
714 */
715#define CONFIG_SYS_LONGHELP /* undef to save memory */
716#define CONFIG_CMDLINE_EDITING /* Command-line editing */
717#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
718#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530719#ifdef CONFIG_CMD_KGDB
720#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
721#else
722#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
723#endif
724#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
725#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
726#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530727
728/*
729 * For booting Linux, the board info and command line data
730 * have to be in the first 64 MB of memory, since this is
731 * the maximum mapped by the Linux kernel during initialization.
732 */
733#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
734#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
735
736#ifdef CONFIG_CMD_KGDB
737#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530738#endif
739
740/*
741 * Environment Configuration
742 */
743#define CONFIG_ROOTPATH "/opt/nfsroot"
744#define CONFIG_BOOTFILE "uImage"
745#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
746
747/* default location for tftp and bootm */
748#define CONFIG_LOADADDR 1000000
749
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530750
751#define CONFIG_BAUDRATE 115200
752
753#define __USB_PHY_TYPE utmi
754
755#define CONFIG_EXTRA_ENV_SETTINGS \
York Sun04c6ace2014-10-27 11:45:11 -0700756 "hwconfig=fsl_ddr:bank_intlv=auto;" \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530757 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
758 "netdev=eth0\0" \
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530759 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530760 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
761 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
762 "tftpflash=tftpboot $loadaddr $uboot && " \
763 "protect off $ubootaddr +$filesize && " \
764 "erase $ubootaddr +$filesize && " \
765 "cp.b $loadaddr $ubootaddr $filesize && " \
766 "protect on $ubootaddr +$filesize && " \
767 "cmp.b $loadaddr $ubootaddr $filesize\0" \
768 "consoledev=ttyS0\0" \
769 "ramdiskaddr=2000000\0" \
770 "ramdiskfile=t1040qds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500771 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530772 "fdtfile=t1040qds/t1040qds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500773 "bdev=sda3\0"
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530774
775#define CONFIG_LINUX \
776 "setenv bootargs root=/dev/ram rw " \
777 "console=$consoledev,$baudrate $othbootargs;" \
778 "setenv ramdiskaddr 0x02000000;" \
779 "setenv fdtaddr 0x00c00000;" \
780 "setenv loadaddr 0x1000000;" \
781 "bootm $loadaddr $ramdiskaddr $fdtaddr"
782
783#define CONFIG_HDBOOT \
784 "setenv bootargs root=/dev/$bdev rw " \
785 "console=$consoledev,$baudrate $othbootargs;" \
786 "tftp $loadaddr $bootfile;" \
787 "tftp $fdtaddr $fdtfile;" \
788 "bootm $loadaddr - $fdtaddr"
789
790#define CONFIG_NFSBOOTCOMMAND \
791 "setenv bootargs root=/dev/nfs rw " \
792 "nfsroot=$serverip:$rootpath " \
793 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
794 "console=$consoledev,$baudrate $othbootargs;" \
795 "tftp $loadaddr $bootfile;" \
796 "tftp $fdtaddr $fdtfile;" \
797 "bootm $loadaddr - $fdtaddr"
798
799#define CONFIG_RAMBOOTCOMMAND \
800 "setenv bootargs root=/dev/ram rw " \
801 "console=$consoledev,$baudrate $othbootargs;" \
802 "tftp $ramdiskaddr $ramdiskfile;" \
803 "tftp $loadaddr $bootfile;" \
804 "tftp $fdtaddr $fdtfile;" \
805 "bootm $loadaddr $ramdiskaddr $fdtaddr"
806
807#define CONFIG_BOOTCOMMAND CONFIG_LINUX
808
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530809#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530810
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530811#endif /* __CONFIG_H */