blob: 9f35e71d0cc61736b09fd48cade85ac44b2944d6 [file] [log] [blame]
Stefan Roesefdf21b12007-03-21 13:39:57 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roesefdf21b12007-03-21 13:39:57 +01006 */
7
8/************************************************************************
9 * acadia.h - configuration for AMCC Acadia (405EZ)
10 ***********************************************************************/
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*-----------------------------------------------------------------------
16 * High Level Configuration Options
17 *----------------------------------------------------------------------*/
Stefan Roesef6c7b762007-03-24 15:45:34 +010018#define CONFIG_ACADIA 1 /* Board is Acadia */
Stefan Roesef6c7b762007-03-24 15:45:34 +010019#define CONFIG_405EZ 1 /* Specifc 405EZ support*/
Stefan Roesed4c0b702008-06-06 15:55:03 +020020
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021#ifndef CONFIG_SYS_TEXT_BASE
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23#endif
24
Stefan Roesed4c0b702008-06-06 15:55:03 +020025/*
26 * Include common defines/options for all AMCC eval boards
27 */
28#define CONFIG_HOSTNAME acadia
29#include "amcc-common.h"
30
Stefan Roesed2f223e2007-05-24 08:22:09 +020031/* Detect Acadia PLL input clock automatically via CPLD bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_CPLD_BASE + 0) == 0x0c) ? \
Stefan Roesed2f223e2007-05-24 08:22:09 +020033 66666666 : 33333000)
Stefan Roesefdf21b12007-03-21 13:39:57 +010034
Stefan Roesef6c7b762007-03-24 15:45:34 +010035#define CONFIG_MISC_INIT_F 1 /* Call misc_init_f */
Stefan Roesefdf21b12007-03-21 13:39:57 +010036
37#define CONFIG_NO_SERIAL_EEPROM
38/*#undef CONFIG_NO_SERIAL_EEPROM*/
39
40#ifdef CONFIG_NO_SERIAL_EEPROM
Stefan Roesefdf21b12007-03-21 13:39:57 +010041/*----------------------------------------------------------------------------
42 * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
43 * assuming a 66MHz input clock to the 405EZ.
44 *---------------------------------------------------------------------------*/
45/* #define PLLMR0_100_100_12 */
46#define PLLMR0_200_133_66
47/* #define PLLMR0_266_160_80 */
48/* #define PLLMR0_333_166_83 */
49#endif
50
51/*-----------------------------------------------------------------------
52 * Base addresses -- Note these are effective addresses where the
53 * actual resources get mapped (not physical addresses)
54 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_FLASH_BASE 0xfe000000
56#define CONFIG_SYS_CPLD_BASE 0x80000000
57#define CONFIG_SYS_NAND_ADDR 0xd0000000
58#define CONFIG_SYS_USB_HOST 0xef603000 /* USB OHCI 1.1 controller */
Stefan Roesefdf21b12007-03-21 13:39:57 +010059
Stefan Roesef6c7b762007-03-24 15:45:34 +010060/*-----------------------------------------------------------------------
61 * Initial RAM & stack pointer
62 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_TEMP_STACK_OCM 1 /* OCM as init ram */
Stefan Roesef6c7b762007-03-24 15:45:34 +010064
65/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_OCM_DATA_ADDR 0xf8000000
67#define CONFIG_SYS_OCM_DATA_SIZE 0x4000 /* 16K of onchip SRAM */
68#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020069#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Stefan Roesef6c7b762007-03-24 15:45:34 +010070
Wolfgang Denk0191e472010-10-26 14:34:52 +020071#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesef6c7b762007-03-24 15:45:34 +010073
74/*-----------------------------------------------------------------------
75 * Serial Port
76 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020077#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
79#define CONFIG_SYS_BASE_BAUD 691200
Stefan Roesef6c7b762007-03-24 15:45:34 +010080
81/*-----------------------------------------------------------------------
82 * Environment
83 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020084#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roesefdf21b12007-03-21 13:39:57 +010085
Stefan Roesef6c7b762007-03-24 15:45:34 +010086/*-----------------------------------------------------------------------
87 * FLASH related
88 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020090#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roesef6c7b762007-03-24 15:45:34 +010091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
93#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
94#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roesef6c7b762007-03-24 15:45:34 +010095
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
97#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roesef6c7b762007-03-24 15:45:34 +010098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
100#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100101
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200102#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200103#define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200105#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100106
107/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200108#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
109#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roesef6c7b762007-03-24 15:45:34 +0100110#endif
111
112/*-----------------------------------------------------------------------
113 * RAM (CRAM)
114 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MBYTES_RAM 64 /* 64MB */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100116
117/*-----------------------------------------------------------------------
118 * I2C
119 *----------------------------------------------------------------------*/
Dirk Eibach42b204f2013-04-25 02:40:01 +0000120#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Stefan Roesef6c7b762007-03-24 15:45:34 +0100121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
123#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
124#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
125#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roesef6c7b762007-03-24 15:45:34 +0100126
127/* I2C SYSMON (LM75, AD7414 is almost compatible) */
128#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
129#define CONFIG_DTT_AD7414 1 /* use AD7414 */
130#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_DTT_MAX_TEMP 70
132#define CONFIG_SYS_DTT_LOW_TEMP -30
133#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roesef6c7b762007-03-24 15:45:34 +0100134
Stefan Roesef6c7b762007-03-24 15:45:34 +0100135/*-----------------------------------------------------------------------
136 * Ethernet
137 *----------------------------------------------------------------------*/
Stefan Roesef6c7b762007-03-24 15:45:34 +0100138#define CONFIG_PHY_ADDR 0 /* PHY address */
Stefan Roese7efa49e2008-05-08 10:48:58 +0200139#define CONFIG_HAS_ETH0 1
Stefan Roesef6c7b762007-03-24 15:45:34 +0100140
Stefan Roesed4c0b702008-06-06 15:55:03 +0200141/*
142 * Default environment variables
143 */
Stefan Roesefdf21b12007-03-21 13:39:57 +0100144#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200145 CONFIG_AMCC_DEF_ENV \
Stefan Roesed72f3ac2009-09-11 17:09:45 +0200146 CONFIG_AMCC_DEF_ENV_POWERPC \
147 CONFIG_AMCC_DEF_ENV_PPC_OLD \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200148 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roesefdf21b12007-03-21 13:39:57 +0100149 "kernel_addr=fff10000\0" \
150 "ramdisk_addr=fff20000\0" \
Stefan Roesefdf21b12007-03-21 13:39:57 +0100151 "kozio=bootm ffc60000\0" \
152 ""
Stefan Roesefdf21b12007-03-21 13:39:57 +0100153
Stefan Roesefdf21b12007-03-21 13:39:57 +0100154#define CONFIG_USB_OHCI
Stefan Roesefdf21b12007-03-21 13:39:57 +0100155
Stefan Roesefdf21b12007-03-21 13:39:57 +0100156/* Partitions */
Stefan Roesefdf21b12007-03-21 13:39:57 +0100157
158#define CONFIG_SUPPORT_VFAT
159
Jon Loeligerc5707f52007-07-04 22:31:42 -0500160/*
Stefan Roesed4c0b702008-06-06 15:55:03 +0200161 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500162 */
Jon Loeligerc5707f52007-07-04 22:31:42 -0500163#define CONFIG_CMD_DTT
Jon Loeligerc5707f52007-07-04 22:31:42 -0500164#define CONFIG_CMD_NAND
Jon Loeligerc5707f52007-07-04 22:31:42 -0500165
Stefan Roesefdf21b12007-03-21 13:39:57 +0100166/*-----------------------------------------------------------------------
167 * NAND FLASH
168 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
171#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roesefdf21b12007-03-21 13:39:57 +0100172
173/*-----------------------------------------------------------------------
Stefan Roesefdf21b12007-03-21 13:39:57 +0100174 * External Bus Controller (EBC) Setup
Stefan Roesef6c7b762007-03-24 15:45:34 +0100175 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_NAND_CS 3
Stefan Roesef6c7b762007-03-24 15:45:34 +0100177/* Memory Bank 0 (Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_EBC_PB0AP 0x03337200
179#define CONFIG_SYS_EBC_PB0CR 0xfe0bc000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100180
Stefan Roese23d8d342007-06-06 11:42:13 +0200181/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_EBC_PB3AP 0x018003c0
183#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese23d8d342007-06-06 11:42:13 +0200184
Stefan Roesef6c7b762007-03-24 15:45:34 +0100185/* Just initial configuration for CRAM. Will be changed in memory.c to sync mode*/
186/* Memory Bank 1 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_EBC_PB1AP 0x030400c0
188#define CONFIG_SYS_EBC_PB1CR 0x000bc000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100189
Stefan Roesef6c7b762007-03-24 15:45:34 +0100190/* Memory Bank 2 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_EBC_PB2AP 0x030400c0
192#define CONFIG_SYS_EBC_PB2CR 0x020bc000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100193
Stefan Roesef6c7b762007-03-24 15:45:34 +0100194/* Memory Bank 4 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_EBC_PB4AP 0x04006000
196#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_CPLD_BASE | 0x18000)
Stefan Roesefdf21b12007-03-21 13:39:57 +0100197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_EBC_CFG 0xf8400000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100199
200/*-----------------------------------------------------------------------
Stefan Roesef6c7b762007-03-24 15:45:34 +0100201 * GPIO Setup
202 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_GPIO_CRAM_CLK 8
204#define CONFIG_SYS_GPIO_CRAM_WAIT 9 /* GPIO-In */
205#define CONFIG_SYS_GPIO_CRAM_ADV 10
206#define CONFIG_SYS_GPIO_CRAM_CRE (32 + 21) /* GPIO-Out */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100207
208/*-----------------------------------------------------------------------
Stefan Roesefdf21b12007-03-21 13:39:57 +0100209 * Definitions for GPIO_0 setup (PPC405EZ specific)
210 *
Stefan Roesed2f223e2007-05-24 08:22:09 +0200211 * GPIO0[0-2] - External Bus Controller CS_4 - CS_6 Outputs
212 * GPIO0[3] - NAND FLASH Controller CE3 (NFCE3) Output
Stefan Roesefdf21b12007-03-21 13:39:57 +0100213 * GPIO0[4] - External Bus Controller Hold Input
214 * GPIO0[5] - External Bus Controller Priority Input
215 * GPIO0[6] - External Bus Controller HLDA Output
216 * GPIO0[7] - External Bus Controller Bus Request Output
217 * GPIO0[8] - CRAM Clk Output
218 * GPIO0[9] - External Bus Controller Ready Input
219 * GPIO0[10] - CRAM Adv Output
220 * GPIO0[11-24] - NAND Flash Control Data -> Bypasses GPIO when enabled
221 * GPIO0[25] - External DMA Request Input
222 * GPIO0[26] - External DMA EOT I/O
223 * GPIO0[25] - External DMA Ack_n Output
224 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
225 * GPIO0[28-30] - Trace Outputs / PWM Inputs
226 * GPIO0[31] - PWM_8 I/O
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_GPIO0_TCR 0xC0A00000
229#define CONFIG_SYS_GPIO0_OSRL 0x50004400
230#define CONFIG_SYS_GPIO0_OSRH 0x02000055
231#define CONFIG_SYS_GPIO0_ISR1L 0x00001000
232#define CONFIG_SYS_GPIO0_ISR1H 0x00000055
233#define CONFIG_SYS_GPIO0_TSRL 0x02000000
234#define CONFIG_SYS_GPIO0_TSRH 0x00000055
Stefan Roesefdf21b12007-03-21 13:39:57 +0100235
236/*-----------------------------------------------------------------------
237 * Definitions for GPIO_1 setup (PPC405EZ specific)
238 *
239 * GPIO1[0-6] - PWM_9 to PWM_15 I/O
240 * GPIO1[7] - PWM_DIV_CLK (Out) / IRQ4 Input
241 * GPIO1[8] - TS5 Output / DAC_IP_TRIG Input
242 * GPIO1[9] - TS6 Output / ADC_IP_TRIG Input
243 * GPIO1[10-12] - UART0 Control Inputs
244 * GPIO1[13] - UART0_DTR_N Output/IEEE_1588_TS Output/TMRCLK Input
245 * GPIO1[14] - UART0_RTS_N Output/SPI_SS_2_N Output
246 * GPIO1[15] - SPI_SS_3_N Output/UART0_RI_N Input
247 * GPIO1[16] - SPI_SS_1_N Output
248 * GPIO1[17-20] - Trace Output/External Interrupts IRQ0 - IRQ3 inputs
249 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_GPIO1_TCR 0xFFFF8414
251#define CONFIG_SYS_GPIO1_OSRL 0x40000110
252#define CONFIG_SYS_GPIO1_OSRH 0x55455555
253#define CONFIG_SYS_GPIO1_ISR1L 0x15555445
254#define CONFIG_SYS_GPIO1_ISR1H 0x00000000
255#define CONFIG_SYS_GPIO1_TSRL 0x00000000
256#define CONFIG_SYS_GPIO1_TSRH 0x00000000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100257
Stefan Roesefdf21b12007-03-21 13:39:57 +0100258#endif /* __CONFIG_H */