blob: 8ff82dc9306e10c15f3d7c07f025dfa36bd8960a [file] [log] [blame]
Michal Simekdea68a72012-09-13 20:23:35 +00001/*
2 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
3 * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
4 *
5 * (C) Copyright 2008
6 * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
7 *
8 * (C) Copyright 2004
9 * Philippe Robin, ARM Ltd. <philippe.robin@arm.com>
10 *
11 * (C) Copyright 2002-2004
12 * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
13 *
14 * (C) Copyright 2003
15 * Texas Instruments <www.ti.com>
16 *
17 * (C) Copyright 2002
18 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
19 * Marius Groeger <mgroeger@sysgo.de>
20 *
21 * (C) Copyright 2002
22 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
23 * Alex Zuepke <azu@sysgo.de>
24 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020025 * SPDX-License-Identifier: GPL-2.0+
Michal Simekdea68a72012-09-13 20:23:35 +000026 */
27
28#include <common.h>
29#include <div64.h>
30#include <asm/io.h>
Michal Simekad2e2b72013-04-12 16:21:26 +020031#include <asm/arch/hardware.h>
Soren Brinkmann15fff9b2013-11-21 13:38:57 -080032#include <asm/arch/clk.h>
Michal Simekdea68a72012-09-13 20:23:35 +000033
34DECLARE_GLOBAL_DATA_PTR;
35
36struct scu_timer {
37 u32 load; /* Timer Load Register */
38 u32 counter; /* Timer Counter Register */
39 u32 control; /* Timer Control Register */
40};
41
42static struct scu_timer *timer_base =
Michal Simekad2e2b72013-04-12 16:21:26 +020043 (struct scu_timer *)ZYNQ_SCUTIMER_BASEADDR;
Michal Simekdea68a72012-09-13 20:23:35 +000044
45#define SCUTIMER_CONTROL_PRESCALER_MASK 0x0000FF00 /* Prescaler */
46#define SCUTIMER_CONTROL_PRESCALER_SHIFT 8
47#define SCUTIMER_CONTROL_AUTO_RELOAD_MASK 0x00000002 /* Auto-reload */
48#define SCUTIMER_CONTROL_ENABLE_MASK 0x00000001 /* Timer enable */
49
50#define TIMER_LOAD_VAL 0xFFFFFFFF
51#define TIMER_PRESCALE 255
Michal Simekdea68a72012-09-13 20:23:35 +000052
53int timer_init(void)
54{
55 const u32 emask = SCUTIMER_CONTROL_AUTO_RELOAD_MASK |
56 (TIMER_PRESCALE << SCUTIMER_CONTROL_PRESCALER_SHIFT) |
57 SCUTIMER_CONTROL_ENABLE_MASK;
58
Michal Simek39240122013-11-22 15:29:38 +010059 gd->arch.timer_rate_hz = (gd->cpu_clk / 2) / (TIMER_PRESCALE + 1);
Soren Brinkmann15fff9b2013-11-21 13:38:57 -080060
Michal Simekdea68a72012-09-13 20:23:35 +000061 /* Load the timer counter register */
Michal Simek38003bc2013-08-28 07:36:31 +020062 writel(0xFFFFFFFF, &timer_base->load);
Michal Simekdea68a72012-09-13 20:23:35 +000063
64 /*
65 * Start the A9Timer device
66 * Enable Auto reload mode, Clear prescaler control bits
67 * Set prescaler value, Enable the decrementer
68 */
69 clrsetbits_le32(&timer_base->control, SCUTIMER_CONTROL_PRESCALER_MASK,
70 emask);
71
72 /* Reset time */
Simon Glassa848da52012-12-13 20:48:35 +000073 gd->arch.lastinc = readl(&timer_base->counter) /
Soren Brinkmann15fff9b2013-11-21 13:38:57 -080074 (gd->arch.timer_rate_hz / CONFIG_SYS_HZ);
Simon Glass2655ee12012-12-13 20:48:34 +000075 gd->arch.tbl = 0;
Michal Simekdea68a72012-09-13 20:23:35 +000076
77 return 0;
78}
79
80/*
Michal Simekdea68a72012-09-13 20:23:35 +000081 * This function is derived from PowerPC code (timebase clock frequency).
82 * On ARM it returns the number of timer ticks per second.
83 */
84ulong get_tbclk(void)
85{
Michal Simek40bcb862015-04-20 12:56:24 +020086 return gd->arch.timer_rate_hz;
Michal Simekdea68a72012-09-13 20:23:35 +000087}