Carlo Caione | 72ad903 | 2016-06-10 20:18:22 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Configuration for Amlogic Meson GXBB SoCs |
| 3 | * (C) Copyright 2016 Beniamino Galvani <b.galvani@gmail.com> |
| 4 | * |
| 5 | * SPDX-License-Identifier: GPL-2.0+ |
| 6 | */ |
| 7 | |
| 8 | #ifndef __MESON_GXBB_COMMON_CONFIG_H |
| 9 | #define __MESON_GXBB_COMMON_CONFIG_H |
| 10 | |
| 11 | #define CONFIG_CPU_ARMV8 |
| 12 | #define CONFIG_REMAKE_ELF |
xypron.glpk@gmx.de | 4f14b97 | 2017-06-09 22:13:59 +0200 | [diff] [blame] | 13 | #define CONFIG_NR_DRAM_BANKS 2 |
Carlo Caione | 72ad903 | 2016-06-10 20:18:22 +0200 | [diff] [blame] | 14 | #define CONFIG_ENV_SIZE 0x2000 |
| 15 | #define CONFIG_SYS_MAXARGS 32 |
| 16 | #define CONFIG_SYS_MALLOC_LEN (32 << 20) |
| 17 | #define CONFIG_SYS_CBSIZE 1024 |
Carlo Caione | 72ad903 | 2016-06-10 20:18:22 +0200 | [diff] [blame] | 18 | |
| 19 | #define CONFIG_SYS_SDRAM_BASE 0 |
| 20 | #define CONFIG_SYS_TEXT_BASE 0x01000000 |
| 21 | #define CONFIG_SYS_INIT_SP_ADDR 0x20000000 |
| 22 | #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_TEXT_BASE |
| 23 | |
| 24 | /* Generic Interrupt Controller Definitions */ |
| 25 | #define GICD_BASE 0xc4301000 |
| 26 | #define GICC_BASE 0xc4302000 |
| 27 | |
Carlo Caione | 72ad903 | 2016-06-10 20:18:22 +0200 | [diff] [blame] | 28 | /* Monitor Command Prompt */ |
| 29 | /* Console I/O Buffer Size */ |
| 30 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ |
| 31 | sizeof(CONFIG_SYS_PROMPT) + 16) |
Carlo Caione | 72ad903 | 2016-06-10 20:18:22 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
| 33 | #define CONFIG_SYS_LONGHELP |
| 34 | #define CONFIG_CMDLINE_EDITING |
| 35 | |
| 36 | #include <config_distro_defaults.h> |
| 37 | |
Andreas Färber | d129668 | 2017-01-15 20:22:30 +0100 | [diff] [blame] | 38 | #define BOOT_TARGET_DEVICES(func) \ |
xypron.glpk@gmx.de | 787b5d1 | 2017-04-15 21:30:39 +0200 | [diff] [blame] | 39 | func(MMC, mmc, 0) \ |
| 40 | func(MMC, mmc, 1) \ |
| 41 | func(MMC, mmc, 2) \ |
Vagrant Cascadian | 69d4b99 | 2017-05-05 14:11:26 -0700 | [diff] [blame] | 42 | func(PXE, pxe, na) \ |
Andreas Färber | d129668 | 2017-01-15 20:22:30 +0100 | [diff] [blame] | 43 | func(DHCP, dhcp, na) |
| 44 | |
| 45 | #include <config_distro_bootcmd.h> |
| 46 | |
| 47 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 48 | "fdt_addr_r=0x01000000\0" \ |
| 49 | "scriptaddr=0x1f000000\0" \ |
| 50 | "kernel_addr_r=0x01080000\0" \ |
| 51 | "pxefile_addr_r=0x01080000\0" \ |
xypron.glpk@gmx.de | 840e0af | 2017-04-14 20:04:46 +0200 | [diff] [blame] | 52 | "ramdisk_addr_r=0x13000000\0" \ |
Andreas Färber | d129668 | 2017-01-15 20:22:30 +0100 | [diff] [blame] | 53 | MESON_FDTFILE_SETTING \ |
| 54 | BOOTENV |
| 55 | |
xypron.glpk@gmx.de | 07fee66 | 2017-04-14 19:54:40 +0200 | [diff] [blame] | 56 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* 64 MiB */ |
| 57 | |
Carlo Caione | 72ad903 | 2016-06-10 20:18:22 +0200 | [diff] [blame] | 58 | #endif /* __MESON_GXBB_COMMON_CONFIG_H */ |