blob: b66442880637a69a46761e46183b79e16d051cd3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +09002/*
3 * Configuation settings for the Renesas SH7763RDP board
4 *
5 * Copyright (C) 2008 Renesas Solutions Corp.
6 * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +09007 */
8
9#ifndef __SH7763RDP_H
10#define __SH7763RDP_H
11
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090012#define CONFIG_CPU_SH7763 1
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090013#define __LITTLE_ENDIAN 1
14
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090015#define CONFIG_ENV_OVERWRITE 1
16
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020017#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090018
19/* SCIF */
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090020#define CONFIG_CONS_SCIF2 1
21
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090024 settings for this board */
25
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090026/* SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_SDRAM_BASE (0x8C000000)
28#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090029
30/* Flash(NOR) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_FLASH_BASE (0xA0000000)
32#define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
33#define CONFIG_SYS_MAX_FLASH_BANKS (1)
34#define CONFIG_SYS_MAX_FLASH_SECT (520)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090035
Bin Meng75574052016-02-05 19:30:11 -080036/* U-Boot setting */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
38#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
39#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090040/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090043
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#undef CONFIG_SYS_FLASH_QUIET_TEST
45#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090046/* Timeout for Flash erase operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090048/* Timeout for Flash write operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090050/* Timeout for Flash set sector lock bit operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090052/* Timeout for Flash clear lock bit operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090054/* Use hardware flash sectors protection instead of U-Boot software protection */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090057
58/* Clock */
59#define CONFIG_SYS_CLK_FREQ 66666666
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090060#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090061
Nobuhiro Iwamatsu8a0d1c72008-08-08 16:30:23 +090062/* Ether */
Nobuhiro Iwamatsu8a0d1c72008-08-08 16:30:23 +090063#define CONFIG_SH_ETHER_USE_PORT (1)
64#define CONFIG_SH_ETHER_PHY_ADDR (0x01)
Yoshihiro Shimodac578baa2011-10-31 10:44:18 +090065#define CONFIG_BITBANGMII_MULTI
Nobuhiro Iwamatsu32f900e2012-05-16 10:23:21 +090066#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
Nobuhiro Iwamatsu8a0d1c72008-08-08 16:30:23 +090067
Nobuhiro Iwamatsu113a37e2008-06-09 13:39:57 +090068#endif /* __SH7763RDP_H */