blob: 9ab92e699dc49fbc3af8a8f4f35a8bc6b99715bc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Andy Fleming3c98e7b2015-11-04 15:48:32 -06002/*
3 * Based on corenet_ds.h
Andy Fleming3c98e7b2015-11-04 15:48:32 -06004 */
5
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
York Suna3c5b662016-11-18 11:39:36 -08009#if !defined(CONFIG_ARCH_P5020) && !defined(CONFIG_ARCH_P5040)
Andy Fleming3c98e7b2015-11-04 15:48:32 -060010#error Must call Cyrus CONFIG with a specific CPU enabled.
11#endif
12
Andy Fleming3c98e7b2015-11-04 15:48:32 -060013#define CONFIG_SDCARD
14#define CONFIG_FSL_SATA_V2
15#define CONFIG_PCIE3
16#define CONFIG_PCIE4
York Sun2ed73f42016-11-18 11:30:56 -080017#ifdef CONFIG_ARCH_P5020
Andy Fleming3c98e7b2015-11-04 15:48:32 -060018#define CONFIG_SYS_FSL_RAID_ENGINE
19#define CONFIG_SYS_DPAA_RMAN
20#endif
21#define CONFIG_SYS_DPAA_PME
22
23/*
24 * Corenet DS style board configuration file
25 */
26#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28#define CONFIG_SYS_FSL_PBL_PBI board/varisys/cyrus/pbi.cfg
York Sun2ed73f42016-11-18 11:30:56 -080029#if defined(CONFIG_ARCH_P5020)
Andy Fleming3c98e7b2015-11-04 15:48:32 -060030#define CONFIG_SYS_CLK_FREQ 133000000
31#define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5020_v2.cfg
York Suna3c5b662016-11-18 11:39:36 -080032#elif defined(CONFIG_ARCH_P5040)
Andy Fleming3c98e7b2015-11-04 15:48:32 -060033#define CONFIG_SYS_CLK_FREQ 100000000
34#define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5040.cfg
35#endif
36
Andy Fleming3c98e7b2015-11-04 15:48:32 -060037/* High Level Configuration Options */
Andy Fleming3c98e7b2015-11-04 15:48:32 -060038#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Andy Fleming3c98e7b2015-11-04 15:48:32 -060039
Andy Fleming3c98e7b2015-11-04 15:48:32 -060040#define CONFIG_SYS_MMC_MAX_DEVICE 1
41
Andy Fleming3c98e7b2015-11-04 15:48:32 -060042#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080043#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040044#define CONFIG_PCIE1 /* PCIE controller 1 */
45#define CONFIG_PCIE2 /* PCIE controller 2 */
Andy Fleming3c98e7b2015-11-04 15:48:32 -060046#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
47#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
48
Andy Fleming3c98e7b2015-11-04 15:48:32 -060049#define CONFIG_ENV_OVERWRITE
50
Andy Fleming3c98e7b2015-11-04 15:48:32 -060051#if defined(CONFIG_SDCARD)
Andy Fleming3c98e7b2015-11-04 15:48:32 -060052#define CONFIG_FSL_FIXED_MMC_LOCATION
53#define CONFIG_SYS_MMC_ENV_DEV 0
Andy Fleming3c98e7b2015-11-04 15:48:32 -060054#endif
55
56/*
57 * These can be toggled for performance analysis, otherwise use default.
58 */
59#define CONFIG_SYS_CACHE_STASHING
60#define CONFIG_BACKSIDE_L2_CACHE
61#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
62#define CONFIG_BTB /* toggle branch predition */
63#define CONFIG_DDR_ECC
64#ifdef CONFIG_DDR_ECC
65#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
66#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
67#endif
68
69#define CONFIG_ENABLE_36BIT_PHYS
70
71#ifdef CONFIG_PHYS_64BIT
72#define CONFIG_ADDR_MAP
73#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
74#endif
75
76/* test POST memory test */
77#undef CONFIG_POST
Andy Fleming3c98e7b2015-11-04 15:48:32 -060078
79/*
80 * Config the L3 Cache as L3 SRAM
81 */
82#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
83#ifdef CONFIG_PHYS_64BIT
84#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
85#else
86#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
87#endif
88#define CONFIG_SYS_L3_SIZE (1024 << 10)
89#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
90
91#ifdef CONFIG_PHYS_64BIT
92#define CONFIG_SYS_DCSRBAR 0xf0000000
93#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
94#endif
95
96/*
97 * DDR Setup
98 */
99#define CONFIG_VERY_BIG_RAM
100#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
101#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
102
103#define CONFIG_DIMM_SLOTS_PER_CTLR 1
104#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
105
106#define CONFIG_DDR_SPD
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600107
108#define CONFIG_SYS_SPD_BUS_NUM 1
109#define SPD_EEPROM_ADDRESS1 0x51
110#define SPD_EEPROM_ADDRESS2 0x52
111#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
112
113/*
114 * Local Bus Definitions
115 */
116
117#define CONFIG_SYS_LBC0_BASE 0xe0000000 /* Start of LBC Registers */
118#ifdef CONFIG_PHYS_64BIT
119#define CONFIG_SYS_LBC0_BASE_PHYS 0xfe0000000ull
120#else
121#define CONFIG_SYS_LBC0_BASE_PHYS CONFIG_SYS_LBC0_BASE
122#endif
123
124#define CONFIG_SYS_LBC1_BASE 0xe1000000 /* Start of LBC Registers */
125#ifdef CONFIG_PHYS_64BIT
126#define CONFIG_SYS_LBC1_BASE_PHYS 0xfe1000000ull
127#else
128#define CONFIG_SYS_LBC1_BASE_PHYS CONFIG_SYS_LBC1_BASE
129#endif
130
131/* Set the local bus clock 1/16 of platform clock */
132#define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_16 | LCRR_EADC_1)
133
134#define CONFIG_SYS_BR0_PRELIM \
135(BR_PHYS_ADDR(CONFIG_SYS_LBC0_BASE_PHYS) | BR_PS_16 | BR_V)
136#define CONFIG_SYS_BR1_PRELIM \
137(BR_PHYS_ADDR(CONFIG_SYS_LBC1_BASE_PHYS) | BR_PS_16 | BR_V)
138
139#define CONFIG_SYS_OR0_PRELIM 0xfff00010
140#define CONFIG_SYS_OR1_PRELIM 0xfff00010
141
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600142#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
143
144#if defined(CONFIG_RAMBOOT_PBL)
145#define CONFIG_SYS_RAMBOOT
146#endif
147
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600148#define CONFIG_HWCONFIG
149
150/* define to use L1 as initial stack */
151#define CONFIG_L1_INIT_RAM
152#define CONFIG_SYS_INIT_RAM_LOCK
153#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
154#ifdef CONFIG_PHYS_64BIT
155#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
156#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
157/* The assembler doesn't like typecast */
158#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
159 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
160 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
161#else
162#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
163#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
164#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
165#endif
166#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
167
168#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
169#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
170
171#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
172#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
173
174/* Serial Port - controlled on board with jumper J8
175 * open - index 2
176 * shorted - index 1
177 */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600178#define CONFIG_SYS_NS16550_SERIAL
179#define CONFIG_SYS_NS16550_REG_SIZE 1
180#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
181
182#define CONFIG_SYS_BAUDRATE_TABLE \
183{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
184
185#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
186#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
187#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
188#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
189
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600190/* I2C */
191#define CONFIG_SYS_I2C
192#define CONFIG_SYS_I2C_FSL
193#define CONFIG_I2C_MULTI_BUS
194#define CONFIG_I2C_CMD_TREE
195#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed and slave address */
196#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
197#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
198#define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed and slave address */
199#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
200#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
201#define CONFIG_SYS_FSL_I2C3_SPEED 400000 /* I2C speed and slave address */
202#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
203#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
204#define CONFIG_SYS_FSL_I2C4_SPEED 400000 /* I2C speed and slave address */
205#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
206#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
207
208#define CONFIG_ID_EEPROM
209#define CONFIG_SYS_I2C_EEPROM_NXID
210#define CONFIG_SYS_EEPROM_BUS_NUM 0
211#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
212#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
213
214#define CONFIG_SYS_I2C_GENERIC_MAC
215#define CONFIG_SYS_I2C_MAC1_BUS 3
216#define CONFIG_SYS_I2C_MAC1_CHIP_ADDR 0x57
217#define CONFIG_SYS_I2C_MAC1_DATA_ADDR 0xf2
218#define CONFIG_SYS_I2C_MAC2_BUS 0
219#define CONFIG_SYS_I2C_MAC2_CHIP_ADDR 0x50
220#define CONFIG_SYS_I2C_MAC2_DATA_ADDR 0xfa
221
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600222#define CONFIG_RTC_MCP79411 1
223#define CONFIG_SYS_RTC_BUS_NUM 3
224#define CONFIG_SYS_I2C_RTC_ADDR 0x6f
225
226/*
227 * eSPI - Enhanced SPI
228 */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600229
230/*
231 * General PCI
232 * Memory space is mapped 1-1, but I/O space must start from 0.
233 */
234
235/* controller 1, direct to uli, tgtid 3, Base address 20000 */
236#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
237#ifdef CONFIG_PHYS_64BIT
238#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
239#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
240#else
241#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
242#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
243#endif
244#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
245#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
246#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
247#ifdef CONFIG_PHYS_64BIT
248#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
249#else
250#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
251#endif
252#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
253
254/* controller 2, Slot 2, tgtid 2, Base address 201000 */
255#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
256#ifdef CONFIG_PHYS_64BIT
257#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
258#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
259#else
260#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
261#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
262#endif
263#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
264#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
265#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
266#ifdef CONFIG_PHYS_64BIT
267#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
268#else
269#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
270#endif
271#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
272
273/* controller 3, Slot 1, tgtid 1, Base address 202000 */
274#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
275#ifdef CONFIG_PHYS_64BIT
276#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
277#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
278#else
279#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
280#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
281#endif
282#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
283#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
284#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
285#ifdef CONFIG_PHYS_64BIT
286#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
287#else
288#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
289#endif
290#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
291
292/* controller 4, Base address 203000 */
293#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
294#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
295#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
296#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
297#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
298#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
299
300/* Qman/Bman */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600301#define CONFIG_SYS_BMAN_NUM_PORTALS 10
302#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
303#ifdef CONFIG_PHYS_64BIT
304#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
305#else
306#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
307#endif
308#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
309#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
310#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
311#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
312#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
313#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
314 CONFIG_SYS_BMAN_CENA_SIZE)
315#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
316#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
317#define CONFIG_SYS_QMAN_NUM_PORTALS 10
318#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
319#ifdef CONFIG_PHYS_64BIT
320#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
321#else
322#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
323#endif
324#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
325#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
326#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
327#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
328#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
329#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
330 CONFIG_SYS_QMAN_CENA_SIZE)
331#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
332#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
333
334#define CONFIG_SYS_DPAA_FMAN
335/* Default address of microcode for the Linux Fman driver */
336/*
337 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
338 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
339 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
340 */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600341#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
342
343#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
344#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
345
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600346#ifdef CONFIG_PCI
347#define CONFIG_PCI_INDIRECT_BRIDGE
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600348
349#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600350#endif /* CONFIG_PCI */
351
352/* SATA */
353#ifdef CONFIG_FSL_SATA_V2
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600354#define CONFIG_SYS_SATA_MAX_DEVICE 2
355#define CONFIG_SATA1
356#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
357#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
358#define CONFIG_SATA2
359#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
360#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
361
362#define CONFIG_LBA48
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600363#endif
364
365#ifdef CONFIG_FMAN_ENET
366#define CONFIG_SYS_TBIPA_VALUE 8
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600367#define CONFIG_ETHPRIME "FM1@DTSEC4"
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600368#endif
369
370/*
371 * Environment
372 */
373#define CONFIG_LOADS_ECHO /* echo on for serial download */
374#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
375
376/*
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600377 * USB
378 */
379#define CONFIG_HAS_FSL_DR_USB
380#define CONFIG_HAS_FSL_MPH_USB
381
382#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600383#define CONFIG_USB_EHCI_FSL
384#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600385#define CONFIG_EHCI_IS_TDI
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600386 /* _VIA_CONTROL_EP */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600387#endif
388
389#ifdef CONFIG_MMC
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600390#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
391#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600392#endif
393
394/*
395 * Miscellaneous configurable options
396 */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600397#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600398
399/*
400 * For booting Linux, the board info and command line data
401 * have to be in the first 64 MB of memory, since this is
402 * the maximum mapped by the Linux kernel during initialization.
403 */
404#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
405#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
406
407#ifdef CONFIG_CMD_KGDB
408#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
409#endif
410
411/*
412 * Environment Configuration
413 */
414#define CONFIG_ROOTPATH "/opt/nfsroot"
415#define CONFIG_BOOTFILE "uImage"
416#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
417
418/* default location for tftp and bootm */
419#define CONFIG_LOADADDR 1000000
420
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600421#define __USB_PHY_TYPE utmi
422
423#define CONFIG_EXTRA_ENV_SETTINGS \
424"hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
425"bank_intlv=cs0_cs1;" \
426"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
427"usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
428"netdev=eth0\0" \
429"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
430"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
431"consoledev=ttyS0\0" \
432"ramdiskaddr=2000000\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500433"fdtaddr=1e00000\0" \
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600434"bdev=sda3\0"
435
436#define CONFIG_HDBOOT \
437"setenv bootargs root=/dev/$bdev rw " \
438"console=$consoledev,$baudrate $othbootargs;" \
439"tftp $loadaddr $bootfile;" \
440"tftp $fdtaddr $fdtfile;" \
441"bootm $loadaddr - $fdtaddr"
442
443#define CONFIG_NFSBOOTCOMMAND \
444"setenv bootargs root=/dev/nfs rw " \
445"nfsroot=$serverip:$rootpath " \
446"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
447"console=$consoledev,$baudrate $othbootargs;" \
448"tftp $loadaddr $bootfile;" \
449"tftp $fdtaddr $fdtfile;" \
450"bootm $loadaddr - $fdtaddr"
451
452#define CONFIG_RAMBOOTCOMMAND \
453"setenv bootargs root=/dev/ram rw " \
454"console=$consoledev,$baudrate $othbootargs;" \
455"tftp $ramdiskaddr $ramdiskfile;" \
456"tftp $loadaddr $bootfile;" \
457"tftp $fdtaddr $fdtfile;" \
458"bootm $loadaddr $ramdiskaddr $fdtaddr"
459
460#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
461
462#include <asm/fsl_secure_boot.h>
463
Andy Fleming3c98e7b2015-11-04 15:48:32 -0600464#endif /* __CONFIG_H */