blob: 9201dac7abce26e07a902236798c4aef28d2aad4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chris Zankel05d0c5d2016-08-10 18:36:48 +03002/*
3 * Copyright (C) 2007-2013 Tensilica, Inc.
4 * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
Chris Zankel05d0c5d2016-08-10 18:36:48 +03005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10#include <asm/arch/core.h>
11#include <asm/addrspace.h>
12#include <asm/config.h>
13
14/*
15 * The 'xtfpga' board describes a set of very similar boards with only minimal
16 * differences.
17 */
18
Chris Zankel05d0c5d2016-08-10 18:36:48 +030019/*===================*/
20/* RAM Layout */
21/*===================*/
22
23#if XCHAL_HAVE_PTP_MMU
Tom Rini6a5dccc2022-11-16 13:10:41 -050024#define CFG_SYS_MEMORY_BASE \
Chris Zankel05d0c5d2016-08-10 18:36:48 +030025 (XCHAL_VECBASE_RESET_VADDR - XCHAL_VECBASE_RESET_PADDR)
Tom Rini6a5dccc2022-11-16 13:10:41 -050026#define CFG_SYS_IO_BASE 0xf0000000
Chris Zankel05d0c5d2016-08-10 18:36:48 +030027#else
Tom Rini6a5dccc2022-11-16 13:10:41 -050028#define CFG_SYS_MEMORY_BASE 0x60000000
29#define CFG_SYS_IO_BASE 0x90000000
Chris Zankel05d0c5d2016-08-10 18:36:48 +030030#define CONFIG_MAX_MEM_MAPPED 0x10000000
31#endif
32
33/* Onboard RAM sizes:
34 *
35 * LX60 0x04000000 64 MB
36 * LX110 0x03000000 48 MB
37 * LX200 0x06000000 96 MB
38 * ML605 0x18000000 384 MB
39 * KC705 0x38000000 896 MB
40 *
41 * noMMU configurations can only see first 256MB of onboard memory.
42 */
43
44#if XCHAL_HAVE_PTP_MMU || CONFIG_BOARD_SDRAM_SIZE < 0x10000000
Tom Rinibb4dd962022-11-16 13:10:37 -050045#define CFG_SYS_SDRAM_SIZE CONFIG_BOARD_SDRAM_SIZE
Chris Zankel05d0c5d2016-08-10 18:36:48 +030046#else
Tom Rinibb4dd962022-11-16 13:10:37 -050047#define CFG_SYS_SDRAM_SIZE 0x10000000
Chris Zankel05d0c5d2016-08-10 18:36:48 +030048#endif
49
Tom Rinibb4dd962022-11-16 13:10:37 -050050#define CFG_SYS_SDRAM_BASE MEMADDR(0x00000000)
Chris Zankel05d0c5d2016-08-10 18:36:48 +030051
52/* Lx60 can only map 128kb memory (instead of 256kb) when running under OCD */
Chris Zankel05d0c5d2016-08-10 18:36:48 +030053
Chris Zankel05d0c5d2016-08-10 18:36:48 +030054/* Memory test is destructive so default must not overlap vectors or U-Boot*/
Chris Zankel05d0c5d2016-08-10 18:36:48 +030055
56/* Load address for stand-alone applications.
57 * MEMADDR cannot be used here, because the definition needs to be
58 * a plain number as it's used as -Ttext argument for ld in standalone
59 * example makefile.
60 * Handle noMMU vs MMUv2 vs MMUv3 distinction here manually.
61 */
62#if XCHAL_HAVE_PTP_MMU
63#if XCHAL_VECBASE_RESET_VADDR == XCHAL_VECBASE_RESET_PADDR
64#define CONFIG_STANDALONE_LOAD_ADDR 0x00800000
65#else
66#define CONFIG_STANDALONE_LOAD_ADDR 0xd0800000
67#endif
68#else
69#define CONFIG_STANDALONE_LOAD_ADDR 0x60800000
70#endif
71
72#if defined(CONFIG_MAX_MEM_MAPPED) && \
Tom Rinibb4dd962022-11-16 13:10:37 -050073 CONFIG_MAX_MEM_MAPPED < CFG_SYS_SDRAM_SIZE
Tom Rini8d86fe32022-07-23 13:05:07 -040074#define XTENSA_SYS_TEXT_ADDR \
75 (MEMADDR(CONFIG_MAX_MEM_MAPPED) - CONFIG_SYS_MONITOR_LEN)
Chris Zankel05d0c5d2016-08-10 18:36:48 +030076#else
Max Filippove2e0ac52018-02-12 15:39:19 -080077#define XTENSA_SYS_TEXT_ADDR \
Tom Rinibb4dd962022-11-16 13:10:37 -050078 (MEMADDR(CFG_SYS_SDRAM_SIZE) - CONFIG_SYS_MONITOR_LEN)
Tom Rini8d86fe32022-07-23 13:05:07 -040079#endif
Chris Zankel05d0c5d2016-08-10 18:36:48 +030080
Chris Zankel05d0c5d2016-08-10 18:36:48 +030081/*==============================*/
82/* U-Boot general configuration */
83/*==============================*/
84
Chris Zankel05d0c5d2016-08-10 18:36:48 +030085 /* Console I/O Buffer Size */
Chris Zankel05d0c5d2016-08-10 18:36:48 +030086/*==============================*/
87/* U-Boot autoboot configuration */
88/*==============================*/
89
Chris Zankel05d0c5d2016-08-10 18:36:48 +030090
91/*=========================================*/
92/* FPGA Registers (board info and control) */
93/*=========================================*/
94
95/*
96 * These assume FPGA bitstreams from Tensilica release RB and up. Earlier
97 * releases may not provide any/all of these registers or at these offsets.
98 * Some of the FPGA registers are broken down into bitfields described by
99 * SHIFT left amount and field WIDTH (bits), and also by a bitMASK.
100 */
101
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300102/* FPGA core clock frequency in Hz (also input to UART) */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500103#define CFG_SYS_FPGAREG_FREQ IOADDR(0x0D020004) /* CPU clock frequency*/
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300104
105/*
106 * DIP switch (left=sw1=lsb=bit0, right=sw8=msb=bit7; off=0, on=1):
107 * Bits 0..5 set the lower 6 bits of the default ethernet MAC.
108 * Bit 6 is reserved for future use by Tensilica.
Tom Rini6a5dccc2022-11-16 13:10:41 -0500109 * Bit 7 maps the first 128KB of ROM address space at CFG_SYS_ROM_BASE to
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300110 * the base of flash * (when on/1) or to the base of RAM (when off/0).
111 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500112#define CFG_SYS_FPGAREG_DIPSW IOADDR(0x0D02000C)
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300113#define FPGAREG_MAC_SHIFT 0 /* Ethernet MAC bits 0..5 */
114#define FPGAREG_MAC_WIDTH 6
115#define FPGAREG_MAC_MASK 0x3f
116#define FPGAREG_BOOT_SHIFT 7 /* Boot ROM addr mapping */
117#define FPGAREG_BOOT_WIDTH 1
118#define FPGAREG_BOOT_MASK 0x80
119#define FPGAREG_BOOT_RAM 0
120#define FPGAREG_BOOT_FLASH (1<<FPGAREG_BOOT_SHIFT)
121
122/* Force hard reset of board by writing a code to this register */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500123#define CFG_SYS_FPGAREG_RESET IOADDR(0x0D020010) /* Reset board .. */
124#define CFG_SYS_FPGAREG_RESET_CODE 0x0000DEAD /* by writing this code */
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300125
126/*====================*/
127/* Serial Driver Info */
128/*====================*/
129
Tom Rinidf6a2152022-11-16 13:10:28 -0500130#define CFG_SYS_NS16550_COM1 IOADDR(0x0D050020) /* Base address */
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300131
132/* Input clk to NS16550 (in Hz; the SYS_CLK_FREQ is in kHz) */
Tom Rinidf6a2152022-11-16 13:10:28 -0500133#define CFG_SYS_NS16550_CLK get_board_sys_clk()
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300134
135/*======================*/
136/* Ethernet Driver Info */
137/*======================*/
138
139#define CONFIG_ETHBASE 00:50:C2:13:6f:00
Tom Rini6a5dccc2022-11-16 13:10:41 -0500140#define CFG_SYS_ETHOC_BASE IOADDR(0x0d030000)
141#define CFG_SYS_ETHOC_BUFFER_ADDR IOADDR(0x0D800000)
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300142
143/*=====================*/
144/* Flash & Environment */
145/*=====================*/
146
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300147#ifdef CONFIG_XTFPGA_LX60
Tom Rini6a5dccc2022-11-16 13:10:41 -0500148# define CFG_SYS_FLASH_SIZE 0x0040000 /* 4MB */
149# define CFG_SYS_FLASH_PARMSECT_SZ 0x2000 /* param size 8KB */
150# define CFG_SYS_FLASH_BASE IOADDR(0x08000000)
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300151#elif defined(CONFIG_XTFPGA_KC705)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500152# define CFG_SYS_FLASH_SIZE 0x8000000 /* 128MB */
153# define CFG_SYS_FLASH_PARMSECT_SZ 0x8000 /* param size 32KB */
154# define CFG_SYS_FLASH_BASE IOADDR(0x00000000)
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300155#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500156# define CFG_SYS_FLASH_SIZE 0x1000000 /* 16MB */
157# define CFG_SYS_FLASH_PARMSECT_SZ 0x8000 /* param size 32KB */
158# define CFG_SYS_FLASH_BASE IOADDR(0x08000000)
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300159#endif
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300160
161/*
162 * Put environment in top block (64kB)
163 * Another option would be to put env. in 2nd param block offs 8KB, size 8KB
164 */
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300165
166/* print 'E' for empty sector on flinfo */
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300167
168#endif /* __CONFIG_H */