blob: 0760084fb24c6c908f3a1650d4f2f9647a3e22ae [file] [log] [blame]
Wolfgang Denke35470b2005-10-05 02:00:09 +02001/*
2 * (C) Copyright 2005 REA Elektronik GmbH <www.rea.de>
3 * Anders Larsen <alarsen@rea.de>
4 *
5 * Configuation settings for the Cogent CSB637 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/* ARM asynchronous clock */
30#define AT91C_MAIN_CLOCK 184320000 /* from 3.6864 MHz crystal (3686400 * 50) */
31#define AT91C_MASTER_CLOCK 46080000 /* (AT91C_MAIN_CLOCK/4) peripheral clock */
32
33#define AT91_SLOW_CLOCK 32768 /* slow clock */
34
35#define CONFIG_ARM920T 1 /* This is an ARM920T Core */
36#define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
Wolfgang Denk463432f2005-10-06 01:26:16 +020037#define CONFIG_CSB637 1 /* on a CSB637 board */
Wolfgang Denke35470b2005-10-05 02:00:09 +020038#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
39#define USE_920T_MMU 1
40
41#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
42#define CONFIG_SETUP_MEMORY_TAGS 1
43#define CONFIG_INITRD_TAG 1
44
45#ifndef CONFIG_SKIP_LOWLEVEL_INIT
46#define CFG_USE_MAIN_OSCILLATOR 1
47/* flash */
48#define MC_PUIA_VAL 0x00000000
49#define MC_PUP_VAL 0x00000000
50#define MC_PUER_VAL 0x00000000
51#define MC_ASR_VAL 0x00000000
52#define MC_AASR_VAL 0x00000000
53#define EBI_CFGR_VAL 0x00000000
David Brownellb2b87b92008-01-18 12:55:00 -080054#define SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
Wolfgang Denke35470b2005-10-05 02:00:09 +020055
56/* clocks */
57#define PLLAR_VAL 0x2031BE01 /* 184.320000 MHz for PCK */
58#define PLLBR_VAL 0x128A3E19 /* 47.996928 MHz (divider by 2 for USB) */
59#define MCKR_VAL 0x00000302 /* PCK/4 = MCK Master Clock = 46.080000 MHz from PLLA */
60
61/* sdram */
62#define PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
63#define PIOC_BSR_VAL 0x00000000
64#define PIOC_PDR_VAL 0xFFFF0000
65#define EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
66#define SDRC_CR_VAL 0x21914159 /* set up the SDRAM */
67#define SDRAM 0x20000000 /* address of the SDRAM */
68#define SDRAM1 0x20000080 /* address of the SDRAM */
69#define SDRAM_VAL 0x00000000 /* value written to SDRAM */
70#define SDRC_MR_VAL 0x00000002 /* Precharge All */
71#define SDRC_MR_VAL1 0x00000004 /* refresh */
72#define SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
73#define SDRC_MR_VAL3 0x00000000 /* Normal Mode */
74#define SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
75#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
76/*
77 * Size of malloc() pool
78 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020079#define CFG_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
Wolfgang Denke35470b2005-10-05 02:00:09 +020080#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
81
Wolfgang Denk463432f2005-10-06 01:26:16 +020082#define CONFIG_BAUDRATE 115200
Wolfgang Denke35470b2005-10-05 02:00:09 +020083
84#define CFG_AT91C_BRGR_DIVISOR 75 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
85
86/*
87 * Hardware drivers
88 */
89
90/* define one of these to choose the DBGU, USART0 or USART1 as console */
91#define CONFIG_DBGU
92#undef CONFIG_USART0
93#undef CONFIG_USART1
94
95#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
96
97#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
98
99#define CONFIG_BOOTDELAY 3
100/* #define CONFIG_ENV_OVERWRITE 1 */
101
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500102
103/*
Jon Loeligere54e77a2007-07-10 09:29:01 -0500104 * BOOTP options
105 */
106#define CONFIG_BOOTP_BOOTFILESIZE
107#define CONFIG_BOOTP_BOOTPATH
108#define CONFIG_BOOTP_GATEWAY
109#define CONFIG_BOOTP_HOSTNAME
110
111
112/*
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500113 * Command line configuration.
114 */
115#include <config_cmd_default.h>
116
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500117#define CONFIG_CMD_DHCP
Wolfgang Denk8df4efb2008-07-31 10:12:09 +0200118#define CONFIG_CMD_JFFS2
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500119#define CONFIG_CMD_PING
120
Wolfgang Denk8df4efb2008-07-31 10:12:09 +0200121#ifdef NAND_SUPPORT_HAS_BEEN_FIXED /* NAND support is broken / unimplemented */
Wolfgang Denke35470b2005-10-05 02:00:09 +0200122
123#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
124#define SECTORSIZE 512
125
126#define ADDR_COLUMN 1
127#define ADDR_PAGE 2
128#define ADDR_COLUMN_PAGE 3
129
130#define NAND_ChipID_UNKNOWN 0x00
131#define NAND_MAX_FLOORS 1
132#define NAND_MAX_CHIPS 1
133
134#define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
135#define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
136
Wolfgang Denk8df4efb2008-07-31 10:12:09 +0200137#include <asm/arch/AT91RM9200.h> /* needed for port definitions */
Wolfgang Denke35470b2005-10-05 02:00:09 +0200138#define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
139#define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
140
141#define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
142
143#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
144#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
145#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
146#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
147/* the following are NOP's in our implementation */
148#define NAND_CTL_CLRALE(nandptr)
149#define NAND_CTL_SETALE(nandptr)
150#define NAND_CTL_CLRCLE(nandptr)
151#define NAND_CTL_SETCLE(nandptr)
152
Wolfgang Denk8df4efb2008-07-31 10:12:09 +0200153#endif /* NAND_SUPPORT_HAS_BEEN_FIXED */
154
Wolfgang Denke35470b2005-10-05 02:00:09 +0200155#define CONFIG_NR_DRAM_BANKS 1
156#define PHYS_SDRAM 0x20000000
157#define PHYS_SDRAM_SIZE 0x4000000 /* 64 megs */
158
159#define CFG_MEMTEST_START PHYS_SDRAM
160#define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 512*1024 - 4
161#define CFG_ALT_MEMTEST 1
162#define CFG_MEMTEST_SCRATCH CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 4
163
164#define CONFIG_DRIVER_ETHER
165#define CONFIG_NET_RETRY_COUNT 20
166#undef CONFIG_AT91C_USE_RMII
167
168#undef CONFIG_HAS_DATAFLASH
169#define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
Ladislav Michl9f37f712007-12-06 23:24:57 +0100170#define CFG_MAX_DATAFLASH_BANKS 0
171#define CFG_MAX_DATAFLASH_PAGES 16384
Wolfgang Denke35470b2005-10-05 02:00:09 +0200172#define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
173#define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
174
175/*
176 * FLASH Device configuration
177 */
178#define PHYS_FLASH_1 0x10000000
179#define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
180#define CFG_FLASH_BASE PHYS_FLASH_1
181#define CFG_FLASH_CFI 1 /* flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200182#define CONFIG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
Wolfgang Denke35470b2005-10-05 02:00:09 +0200183#define CFG_FLASH_EMPTY_INFO
184#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
185#define CFG_MAX_FLASH_BANKS 1 /* max # of memory banks */
186#define CFG_FLASH_INCREMENT 0 /* there is only one bank */
187#define CFG_FLASH_PROTECTION 1 /* hardware flash protection */
188#define CFG_MAX_FLASH_SECT 64
189
190#define CFG_JFFS2_FIRST_BANK 0
191#define CFG_JFFS2_FIRST_SECTOR 3
192#define CFG_JFFS2_NUM_BANKS 1
193
Jean-Christophe PLAGNIOL-VILLARD2b14d2b2008-09-10 22:47:58 +0200194#undef CONFIG_ENV_IS_IN_DATAFLASH
Wolfgang Denke35470b2005-10-05 02:00:09 +0200195
Jean-Christophe PLAGNIOL-VILLARD2b14d2b2008-09-10 22:47:58 +0200196#ifdef CONFIG_ENV_IS_IN_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200197#define CONFIG_ENV_OFFSET 0x20000
198#define CONFIG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
199#define CONFIG_ENV_SIZE 0x2000 /* 0x8000 */
Wolfgang Denke35470b2005-10-05 02:00:09 +0200200#else
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200201#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200202#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x20000) /* after u-boot.bin */
203#define CONFIG_ENV_SIZE 0x20000 /* sectors are 128K here */
Jean-Christophe PLAGNIOL-VILLARD2b14d2b2008-09-10 22:47:58 +0200204#endif /* CONFIG_ENV_IS_IN_DATAFLASH */
Wolfgang Denke35470b2005-10-05 02:00:09 +0200205
206
207#define CFG_LOAD_ADDR 0x21000000 /* default load address */
208
Ladislav Michl9f37f712007-12-06 23:24:57 +0100209#define CFG_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
Wolfgang Denke35470b2005-10-05 02:00:09 +0200210
211#define CFG_PROMPT "U-Boot> " /* Monitor Command Prompt */
212#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
213#define CFG_MAXARGS 16 /* max number of command args */
214#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
215
Wolfgang Denke35470b2005-10-05 02:00:09 +0200216#define CFG_HZ 1000
217#define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
Ladislav Michl9f37f712007-12-06 23:24:57 +0100218 /* AT91C_TC_TIMER_DIV1_CLOCK */
Wolfgang Denke35470b2005-10-05 02:00:09 +0200219
220#define CONFIG_STACKSIZE (32*1024) /* regular stack */
221
222#ifdef CONFIG_USE_IRQ
223#error CONFIG_USE_IRQ not supported
224#endif
225
226#endif