blob: 3e64a7ef8e51e46822a7a8861259707cad1994f8 [file] [log] [blame]
wdenk0bbcbd22004-08-28 22:45:57 +00001/*
Detlev Zundelfd7ad6e2007-04-20 12:01:47 +02002 * (C) Copyright 2006, 2007 Detlev Zundel, dzu@denx.de
wdenk8d5d28a2005-04-02 22:37:54 +00003 * (C) Copyright 2005
wdenk0bbcbd22004-08-28 22:45:57 +00004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * board/config.h - configuration options, board specific
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/*
33 * High Level Configuration Options
34 * (easy to change)
35 */
36#define CONFIG_MPC852T 1
37#define CONFIG_NC650 1
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 115200
43#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
44
45/*
46 * 10 MHz - PLL input clock
47 */
wdenk5b835a32004-09-28 19:00:19 +000048#define CONFIG_8xx_OSCLK 10000000
wdenk0bbcbd22004-08-28 22:45:57 +000049
50/*
51 * 50 MHz - default CPU clock
52 */
wdenk20bddb32004-09-28 17:59:53 +000053#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
wdenk0bbcbd22004-08-28 22:45:57 +000054
55/*
56 * 15 MHz - CPU minimum clock
57 */
wdenk20bddb32004-09-28 17:59:53 +000058#define CFG_8xx_CPUCLK_MIN 15000000
wdenk0bbcbd22004-08-28 22:45:57 +000059
60/*
61 * 133 MHz - CPU maximum clock
62 */
wdenk20bddb32004-09-28 17:59:53 +000063#define CFG_8xx_CPUCLK_MAX 133000000
wdenk0bbcbd22004-08-28 22:45:57 +000064
65#define CFG_MEASURE_CPUCLK
wdenk5b835a32004-09-28 19:00:19 +000066#define CFG_8XX_XIN CONFIG_8xx_OSCLK
wdenk0bbcbd22004-08-28 22:45:57 +000067
Stefan Roese37628252008-08-06 14:05:38 +020068#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
dzu@denx.de8f6fedd2006-04-19 11:52:46 +020069#define CONFIG_AUTOBOOT_KEYED
Stefan Roese37628252008-08-06 14:05:38 +020070#define CONFIG_AUTOBOOT_PROMPT \
71 "\nEnter password - autoboot in %d seconds...\n", bootdelay
dzu@denx.de8f6fedd2006-04-19 11:52:46 +020072#define CONFIG_AUTOBOOT_DELAY_STR "ids"
73#define CONFIG_BOOT_RETRY_TIME 900
74#define CONFIG_BOOT_RETRY_MIN 30
wdenk0bbcbd22004-08-28 22:45:57 +000075
Wolfgang Denk1baed662008-03-03 12:16:44 +010076#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk0bbcbd22004-08-28 22:45:57 +000077
78#undef CONFIG_BOOTARGS
79#define CONFIG_BOOTCOMMAND \
Wolfgang Denka1be4762008-05-20 16:00:29 +020080 "bootp;" \
81 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
82 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
wdenk0bbcbd22004-08-28 22:45:57 +000083 "bootm"
84
Wolfgang Denka1be4762008-05-20 16:00:29 +020085#define CONFIG_WATCHDOG /* watchdog enabled */
wdenk0bbcbd22004-08-28 22:45:57 +000086
87#undef CONFIG_STATUS_LED /* Status LED disabled */
88
Jon Loeligerdf5f5442007-07-09 21:24:19 -050089/*
90 * BOOTP options
91 */
92#define CONFIG_BOOTP_SUBNETMASK
93#define CONFIG_BOOTP_GATEWAY
94#define CONFIG_BOOTP_HOSTNAME
95#define CONFIG_BOOTP_BOOTPATH
96#define CONFIG_BOOTP_BOOTFILESIZE
97
wdenk0bbcbd22004-08-28 22:45:57 +000098
99#define CONFIG_FEC_ENET 1 /* use FEC ethernet */
100#define FEC_ENET
101#define CONFIG_MII
102#define CFG_DISCOVER_PHY 1
103
104
105/* enable I2C and select the hardware/software driver */
106#undef CONFIG_HARD_I2C /* I2C with hardware support */
107#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
108#define CFG_I2C_SPEED 100000 /* 100 kHz */
109#define CFG_I2C_SLAVE 0x7f
110
111/*
112 * Software (bit-bang) I2C driver configuration
113 */
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200114#if defined(CONFIG_IDS852_REV1)
115
wdenk27e628f2004-10-11 23:03:10 +0000116#define SCL 0x1000 /* PA 3 */
117#define SDA 0x2000 /* PA 2 */
wdenk0bbcbd22004-08-28 22:45:57 +0000118
Wolfgang Denk27a5b0b2005-10-13 01:45:54 +0200119#define __I2C_DIR immr->im_ioport.iop_padir
120#define __I2C_DAT immr->im_ioport.iop_padat
121#define __I2C_PAR immr->im_ioport.iop_papar
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200122
123#elif defined(CONFIG_IDS852_REV2)
124
125#define SCL 0x0002 /* PB 30 */
126#define SDA 0x0001 /* PB 31 */
127
128#define __I2C_PAR immr->im_cpm.cp_pbpar
129#define __I2C_DIR immr->im_cpm.cp_pbdir
130#define __I2C_DAT immr->im_cpm.cp_pbdat
131
132#endif
133
Wolfgang Denk27a5b0b2005-10-13 01:45:54 +0200134#define I2C_INIT { __I2C_PAR &= ~(SDA|SCL); \
135 __I2C_DIR |= (SDA|SCL); }
136#define I2C_READ ((__I2C_DAT & SDA) ? 1 : 0)
137#define I2C_SDA(x) { if (x) __I2C_DAT |= SDA; else __I2C_DAT &= ~SDA; }
138#define I2C_SCL(x) { if (x) __I2C_DAT |= SCL; else __I2C_DAT &= ~SCL; }
139#define I2C_DELAY { udelay(5); }
140#define I2C_ACTIVE { __I2C_DIR |= SDA; }
141#define I2C_TRISTATE { __I2C_DIR &= ~SDA; }
wdenk0bbcbd22004-08-28 22:45:57 +0000142
wdenk27e628f2004-10-11 23:03:10 +0000143#define CONFIG_RTC_PCF8563
144#define CFG_I2C_RTC_ADDR 0x51
wdenk0bbcbd22004-08-28 22:45:57 +0000145
wdenk0bbcbd22004-08-28 22:45:57 +0000146
Jon Loeligerf835bec2007-07-08 14:21:43 -0500147/*
148 * Command line configuration.
149 */
150#include <config_cmd_default.h>
151
152#define CONFIG_CMD_ASKENV
153#define CONFIG_CMD_DATE
154#define CONFIG_CMD_DHCP
155#define CONFIG_CMD_I2C
156#define CONFIG_CMD_NAND
157#define CONFIG_CMD_JFFS2
158#define CONFIG_CMD_NFS
159#define CONFIG_CMD_SNTP
160
wdenk0bbcbd22004-08-28 22:45:57 +0000161
162/*
163 * Miscellaneous configurable options
164 */
165#define CFG_LONGHELP /* undef to save memory */
166#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerf835bec2007-07-08 14:21:43 -0500167#if defined(CONFIG_CMD_KGDB)
wdenk0bbcbd22004-08-28 22:45:57 +0000168#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
169#else
170#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
171#endif
172#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
173#define CFG_MAXARGS 16 /* max number of command args */
174#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
175
176#define CFG_MEMTEST_START 0x0100000 /* memtest works on */
177#define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
178
Wolfgang Denka1be4762008-05-20 16:00:29 +0200179#define CFG_LOAD_ADDR 0x00100000
wdenk0bbcbd22004-08-28 22:45:57 +0000180
181#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
182
183#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
184
185/*
186 * Low Level Configuration Settings
187 * (address mappings, register initial values, etc.)
188 * You should know what you are doing if you make changes here.
189 */
190/*-----------------------------------------------------------------------
191 * Internal Memory Mapped Register
192 */
193#define CFG_IMMR 0xF0000000
194#define CFG_IMMR_SIZE ((uint)(64 * 1024))
195
196/*-----------------------------------------------------------------------
197 * Definitions for initial stack pointer and data area (in DPRAM)
198 */
199#define CFG_INIT_RAM_ADDR CFG_IMMR
200#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
201#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
202#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
203#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
204
205/*-----------------------------------------------------------------------
206 * Start addresses for the final memory configuration
207 * (Set up by the startup code)
208 * Please note that CFG_SDRAM_BASE _must_ start at 0
209 */
210#define CFG_SDRAM_BASE 0x00000000
211#define CFG_FLASH_BASE 0x40000000
212
213#define CFG_RESET_ADDRESS 0xFFF00100
214
215#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
216#define CFG_MONITOR_BASE TEXT_BASE
217#define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
218
219/*
220 * For booting Linux, the board info and command line data
221 * have to be in the first 8 MB of memory, since this is
222 * the maximum mapped by the Linux kernel during initialization.
223 */
224#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
228#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
229#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
230
231#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
232#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
233
234
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200235#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200236#define CONFIG_ENV_OFFSET 0x00740000
wdenk0bbcbd22004-08-28 22:45:57 +0000237
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200238#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
239#define CONFIG_ENV_SIZE 0x4000 /* Used Size of Environment Sector */
wdenk0bbcbd22004-08-28 22:45:57 +0000240
241/*-----------------------------------------------------------------------
242 * Cache Configuration
243 */
244#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligerf835bec2007-07-08 14:21:43 -0500245#if defined(CONFIG_CMD_KGDB)
wdenk0bbcbd22004-08-28 22:45:57 +0000246#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
247#endif
248
wdenk27e628f2004-10-11 23:03:10 +0000249/*
250 * NAND flash support
251 */
252#define CFG_MAX_NAND_DEVICE 1
wdenk27e628f2004-10-11 23:03:10 +0000253#define NAND_MAX_CHIPS 1
wdenk27e628f2004-10-11 23:03:10 +0000254
wdenk0bbcbd22004-08-28 22:45:57 +0000255/*-----------------------------------------------------------------------
256 * SYPCR - System Protection Control 11-9
257 * SYPCR can only be written once after reset!
258 *-----------------------------------------------------------------------
259 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
260 */
261#if defined(CONFIG_WATCHDOG)
262#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
263 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
264#else
265#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
266#endif
267
268/*-----------------------------------------------------------------------
269 * SIUMCR - SIU Module Configuration 11-6
270 *-----------------------------------------------------------------------
271 */
272#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
273
274/*-----------------------------------------------------------------------
275 * TBSCR - Time Base Status and Control 11-26
276 *-----------------------------------------------------------------------
277 * Clear Reference Interrupt Status, Timebase freezing enabled
278 */
279#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
280
281/*-----------------------------------------------------------------------
282 * PISCR - Periodic Interrupt Status and Control 11-31
283 *-----------------------------------------------------------------------
284 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
285 */
286#define CFG_PISCR (PISCR_PS | PISCR_PITF)
287
288/*-----------------------------------------------------------------------
289 * SCCR - System Clock and reset Control Register 15-27
290 *-----------------------------------------------------------------------
291 * Set clock output, timebase and RTC source and divider,
292 * power management and some other internal clocks
293 */
294#define SCCR_MASK SCCR_EBDF11
295#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | \
296 SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
297 SCCR_DFLCD000 | SCCR_DFALCD00)
298
299 /*-----------------------------------------------------------------------
300 *
301 *-----------------------------------------------------------------------
302 *
303 */
304#define CFG_DER 0
305
306/*
307 * Init Memory Controller:
308 *
309 * BR0 and OR0 (FLASH)
310 */
311
312#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
313
314#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
315#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
316
317/* FLASH timing: Default value of OR0 after reset */
318#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
319 OR_SCY_15_CLK | OR_TRLX)
320
321#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
322#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
323#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
324
325/*
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200326 * BR2 and OR2 (NAND Flash) - addressed through UPMB on rev 1
327 * rev2 only uses the chipselect
wdenk27e628f2004-10-11 23:03:10 +0000328 */
329#define CFG_NAND_BASE 0x50000000
330#define CFG_NAND_SIZE 0x04000000
331
332#define CFG_OR_TIMING_NAND (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
333 OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
334
wdenka8121e62005-03-14 23:01:03 +0000335#define CFG_BR2_PRELIM ((CFG_NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_MS_UPMB | BR_V )
wdenka5948882005-03-27 23:41:39 +0000336#define CFG_OR2_PRELIM (((-CFG_NAND_SIZE) & OR_AM_MSK) | OR_BI )
wdenk27e628f2004-10-11 23:03:10 +0000337
338/*
wdenk0bbcbd22004-08-28 22:45:57 +0000339 * BR3 and OR3 (SDRAM)
340 */
341#define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
342#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
343
344 /*
345 * SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)
346 */
347#define CFG_OR_TIMING_SDRAM 0x00000A00
348
349#define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM)
350#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
351
352/*
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200353 * BR4 and OR4 (CPLD)
354 */
355#define CFG_CPLD_BASE 0x80000000 /* CPLD */
356#define CFG_CPLD_SIZE 0x10000 /* only 16 used */
357
358#define CFG_OR_TIMING_CPLD (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
359 OR_SCY_1_CLK)
360
361#define CFG_BR4_PRELIM ((CFG_CPLD_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
362#define CFG_OR4_PRELIM (((-CFG_CPLD_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_CPLD)
363
364/*
wdenk2ff96812004-11-17 20:44:20 +0000365 * BR5 and OR5 (SRAM)
366 */
367#define CFG_SRAM_BASE 0x60000000
368#define CFG_SRAM_SIZE 0x00080000
369
370#define CFG_OR_TIMING_SRAM (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
371 OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
372
373#define CFG_BR5_PRELIM ((CFG_SRAM_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
374#define CFG_OR5_PRELIM (((-CFG_SRAM_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_SRAM)
375
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200376#if defined(CONFIG_CP850)
377/*
378 * BR6 and OR6 (DPRAM) - only on CP850
379 */
380#define CFG_OR6_PRELIM 0xffff8170
381#define CFG_BR6_PRELIM 0xa0000401
382#define DPRAM_BASE_ADDR 0xa0000000
383
384#define CONFIG_MISC_INIT_R 1
385#endif
wdenk2ff96812004-11-17 20:44:20 +0000386
wdenk2ff96812004-11-17 20:44:20 +0000387/*
wdenk0bbcbd22004-08-28 22:45:57 +0000388 * 4096 Rows from SDRAM example configuration
389 * 1000 factor s -> ms
390 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
391 * 4 Number of refresh cycles per period
392 * 64 Refresh cycle in ms per number of rows
393 */
wdenk20bddb32004-09-28 17:59:53 +0000394#define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
wdenk0bbcbd22004-08-28 22:45:57 +0000395
396/*
397 * Memory Periodic Timer Prescaler
398 */
399
400/* periodic timer for refresh */
401#define CFG_MAMR_PTA 39
402
403/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
404#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
405#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
406
407/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
408#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
409#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
410
411/*
412 * MAMR settings for SDRAM
413 */
414
415#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
416 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
417 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
418#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
419 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
420 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
421
422/*
wdenka8121e62005-03-14 23:01:03 +0000423 * MBMR settings for NAND flash
424 */
425
426#define CFG_MBMR_NAND ( MBMR_WLFB_5X )
427
428/*
wdenk0bbcbd22004-08-28 22:45:57 +0000429 * Internal Definitions
430 *
431 * Boot Flags
432 */
433#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
434#define BOOTFLAG_WARM 0x02 /* Software reboot */
435
wdenke84ec902005-05-05 00:04:14 +0000436#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenke84ec902005-05-05 00:04:14 +0000437#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
wdenk0bbcbd22004-08-28 22:45:57 +0000438
Wolfgang Denk47f57792005-08-08 01:03:24 +0200439/*
440 * JFFS2 partitions
441 */
442
443/* No command line, one static partition */
444#undef CONFIG_JFFS2_CMDLINE
445#define CONFIG_JFFS2_DEV "nand0"
446#define CONFIG_JFFS2_PART_SIZE 0x00400000
447#define CONFIG_JFFS2_PART_OFFSET 0x00000000
448
449/* mtdparts command line support */
Wolfgang Denk47f57792005-08-08 01:03:24 +0200450#define CONFIG_JFFS2_CMDLINE
451#define MTDIDS_DEFAULT "nor0=nc650-0,nand0=nc650-nand"
452
453#define MTDPARTS_DEFAULT "mtdparts=nc650-0:1m(kernel1),1m(kernel2)," \
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200454 "4m(cramfs1),1m(cramfs2)," \
455 "256k(u-boot),128k(env);" \
456 "nc650-nand:4m(jffs1),28m(jffs2)"
Wolfgang Denk47f57792005-08-08 01:03:24 +0200457
wdenk0bbcbd22004-08-28 22:45:57 +0000458#endif /* __CONFIG_H */