blob: 96d7128d0afe68ef0e56df31be243b56f7839402 [file] [log] [blame]
Dan Malek6acf0482007-01-05 09:15:34 +01001/*
2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <dan@embeddedalley.com>
4 * Copied from STx GP3.
5 * Updates for Silicon Tx GP3 SSA board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
42#define CONFIG_CPM2 1 /* has CPM2 */
43#define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
Kumar Gala75639e02008-06-11 00:44:10 -050044#define CONFIG_MPC8560 1
Dan Malek6acf0482007-01-05 09:15:34 +010045
Wolfgang Denkf0ed5652011-07-25 15:15:44 +020046#define CONFIG_SYS_TEXT_BASE 0xFFF80000
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020047
Wolfgang Denk75839132007-07-06 02:50:19 +020048#define CONFIG_PCI /* PCI ethernet support */
Gabor Juhosb4458732013-05-30 07:06:12 +000049#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Wolfgang Denk75839132007-07-06 02:50:19 +020050#define CONFIG_TSEC_ENET /* tsec ethernet support*/
51#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
Dan Malek6acf0482007-01-05 09:15:34 +010052#define CONFIG_ENV_OVERWRITE
Dan Malek6acf0482007-01-05 09:15:34 +010053
Kumar Galaa3b76c52008-01-16 09:11:53 -060054#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Dan Malek6acf0482007-01-05 09:15:34 +010055
56/* sysclk for MPC85xx
57 */
58
Wolfgang Denk75839132007-07-06 02:50:19 +020059#define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
Dan Malek6acf0482007-01-05 09:15:34 +010060
61/* Blinkin' LEDs for Robert :-)
62*/
63#define CONFIG_SHOW_ACTIVITY 1
64
65/*
66 * These can be toggled for performance analysis, otherwise use default.
67 */
Wolfgang Denk75839132007-07-06 02:50:19 +020068#define CONFIG_L2_CACHE /* toggle L2 cache */
69#define CONFIG_BTB /* toggle branch predition */
Dan Malek6acf0482007-01-05 09:15:34 +010070
Wolfgang Denka1be4762008-05-20 16:00:29 +020071#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Dan Malek6acf0482007-01-05 09:15:34 +010072
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
74#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
75#define CONFIG_SYS_MEMTEST_END 0x00400000
Dan Malek6acf0482007-01-05 09:15:34 +010076
77
Wolfgang Denk75839132007-07-06 02:50:19 +020078/* Localbus connector. There are many options that can be
Dan Malek6acf0482007-01-05 09:15:34 +010079 * connected here, including sdram or lots of flash.
80 * This address, however, is used to configure a 256M local bus
81 * window that includes the Config latch below.
82 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
84#define CONFIG_SYS_LBC_OPTION_SIZE 256 /* 256MB */
Dan Malek6acf0482007-01-05 09:15:34 +010085
86/* There are various flash options used, we configure for the largest,
87 * which is 64Mbytes. The CFI works fine and will discover the proper
88 * sizes.
89 */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020090#ifdef CONFIG_STXSSA_4M
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020092#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020094#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x1801) /* port size 32bit */
96#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x0FF7)
Dan Malek6acf0482007-01-05 09:15:34 +010097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020099#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
101#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
102#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
Dan Malek6acf0482007-01-05 09:15:34 +0100103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Dan Malek6acf0482007-01-05 09:15:34 +0100105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_PROTECTION
Dan Malek6acf0482007-01-05 09:15:34 +0100107
108/* The configuration latch is Chip Select 1.
109 * It's an 8-bit latch in the lower 8 bits of the word.
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
112#define CONFIG_SYS_BR1_PRELIM 0xFB001801 /* 32-bit port */
113#define CONFIG_SYS_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
Dan Malek6acf0482007-01-05 09:15:34 +0100114
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200115#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dan Malek6acf0482007-01-05 09:15:34 +0100116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
118#define CONFIG_SYS_RAMBOOT
Dan Malek6acf0482007-01-05 09:15:34 +0100119#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#undef CONFIG_SYS_RAMBOOT
Dan Malek6acf0482007-01-05 09:15:34 +0100121#endif
122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#ifdef CONFIG_SYS_RAMBOOT
124#define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
Dan Malek6acf0482007-01-05 09:15:34 +0100125#endif
Timur Tabid8f341c2011-08-04 18:03:41 -0500126
127#define CONFIG_SYS_CCSRBAR 0xe0000000
128#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Dan Malek6acf0482007-01-05 09:15:34 +0100129
Kumar Gala0abad322008-08-27 01:04:07 -0500130/* DDR Setup */
131#define CONFIG_FSL_DDR1
132#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
133#define CONFIG_DDR_SPD
134#undef CONFIG_FSL_DDR_INTERACTIVE
Dan Malek6acf0482007-01-05 09:15:34 +0100135
Kumar Gala0abad322008-08-27 01:04:07 -0500136#undef CONFIG_DDR_ECC /* only for ECC DDR module */
Kumar Gala0abad322008-08-27 01:04:07 -0500137#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
Dan Malek6acf0482007-01-05 09:15:34 +0100138
Kumar Gala0abad322008-08-27 01:04:07 -0500139#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
142#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Dan Malek6acf0482007-01-05 09:15:34 +0100143
Kumar Gala0abad322008-08-27 01:04:07 -0500144#define CONFIG_NUM_DDR_CONTROLLERS 1
145#define CONFIG_DIMM_SLOTS_PER_CTLR 1
146#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
147
148/* I2C addresses of SPD EEPROMs */
149#define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
Dan Malek6acf0482007-01-05 09:15:34 +0100150
151#undef CONFIG_CLOCKS_IN_MHZ
152
153/* local bus definitions */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
155#define CONFIG_SYS_OR2_PRELIM 0xfc006901
156#define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */
157#define CONFIG_SYS_LBC_LBCR 0x00000000
158#define CONFIG_SYS_LBC_LSRT 0x20000000
159#define CONFIG_SYS_LBC_MRTPR 0x20000000
160#define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
161#define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
162#define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
163#define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
164#define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
Dan Malek6acf0482007-01-05 09:15:34 +0100165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_INIT_RAM_LOCK 1
167#define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200168#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Dan Malek6acf0482007-01-05 09:15:34 +0100169
Wolfgang Denk0191e472010-10-26 14:34:52 +0200170#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Dan Malek6acf0482007-01-05 09:15:34 +0100172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
174#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dan Malek6acf0482007-01-05 09:15:34 +0100175
176/* Serial Port */
177#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_NS16550
179#define CONFIG_SYS_NS16550_SERIAL
180#define CONFIG_SYS_NS16550_REG_SIZE 1
181#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dan Malek6acf0482007-01-05 09:15:34 +0100182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_BAUDRATE_TABLE \
Dan Malek6acf0482007-01-05 09:15:34 +0100184 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
187#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Dan Malek6acf0482007-01-05 09:15:34 +0100188
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200189#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500190#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
Dan Malek6acf0482007-01-05 09:15:34 +0100192
Wolfgang Denkf0ed5652011-07-25 15:15:44 +0200193/* pass open firmware flat tree */
194#define CONFIG_OF_LIBFDT 1
195#define CONFIG_OF_BOARD_SETUP 1
196#define CONFIG_OF_STDOUT_VIA_ALIAS 1
197
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200198/*
199 * I2C
200 */
Dan Malek6acf0482007-01-05 09:15:34 +0100201#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
Wolfgang Denk75839132007-07-06 02:50:19 +0200202#define CONFIG_HARD_I2C /* I2C with hardware support*/
Dan Malek6acf0482007-01-05 09:15:34 +0100203#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
205#define CONFIG_SYS_I2C_SLAVE 0x7F
206#undef CONFIG_SYS_I2C_NOPROBES
207#define CONFIG_SYS_I2C_OFFSET 0x3000
Dan Malek6acf0482007-01-05 09:15:34 +0100208
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200209/* I2C RTC */
210#define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200212
Wolfgang Denk75839132007-07-06 02:50:19 +0200213/* I2C EEPROM. AT24C32, we keep our environment in here.
Dan Malek6acf0482007-01-05 09:15:34 +0100214*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_I2C_EEPROM_ADDR 0x51 /* 1010001x */
216#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
217#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
218#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
Dan Malek6acf0482007-01-05 09:15:34 +0100219
220/*
221 * Standard 8555 PCI mapping.
222 * Addresses are mapped 1-1.
223 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
225#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
226#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
227#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
228#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
229#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Dan Malek6acf0482007-01-05 09:15:34 +0100230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
232#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
233#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
234#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
235#define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
236#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Dan Malek6acf0482007-01-05 09:15:34 +0100237
Wolfgang Denka1be4762008-05-20 16:00:29 +0200238#if defined(CONFIG_PCI) /* PCI Ethernet card */
Grzegorz Bernacki06553ce2007-09-11 15:42:11 +0200239#define CONFIG_MPC85XX_PCI2 1
Wolfgang Denk75839132007-07-06 02:50:19 +0200240#define CONFIG_PCI_PNP /* do pci plug-and-play */
Dan Malek6acf0482007-01-05 09:15:34 +0100241
Wolfgang Denk75839132007-07-06 02:50:19 +0200242#define CONFIG_EEPRO100
243#define CONFIG_TULIP
Dan Malek6acf0482007-01-05 09:15:34 +0100244
245#if !defined(CONFIG_PCI_PNP)
Wolfgang Denk75839132007-07-06 02:50:19 +0200246 #define PCI_ENET0_IOADDR 0xe0000000
247 #define PCI_ENET0_MEMADDR 0xe0000000
248 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Dan Malek6acf0482007-01-05 09:15:34 +0100249#endif
250
Wolfgang Denk75839132007-07-06 02:50:19 +0200251#define CONFIG_PCI_SCAN_SHOW
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Dan Malek6acf0482007-01-05 09:15:34 +0100253
254#endif /* CONFIG_PCI */
255
256#if defined(CONFIG_TSEC_ENET)
257
Dan Malek6acf0482007-01-05 09:15:34 +0100258#define CONFIG_MII 1 /* MII PHY management */
259
Kim Phillips177e58f2007-05-16 16:52:19 -0500260#define CONFIG_TSEC1 1
261#define CONFIG_TSEC1_NAME "TSEC0"
262#define CONFIG_TSEC2 1
263#define CONFIG_TSEC2_NAME "TSEC1"
Dan Malek6acf0482007-01-05 09:15:34 +0100264
265#define TSEC1_PHY_ADDR 2
266#define TSEC2_PHY_ADDR 4
267#define TSEC1_PHYIDX 0
268#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500269#define TSEC1_FLAGS TSEC_GIGABIT
270#define TSEC2_FLAGS TSEC_GIGABIT
Dan Malek6acf0482007-01-05 09:15:34 +0100271#define CONFIG_ETHPRIME "TSEC0"
272
273#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
274
Wolfgang Denk75839132007-07-06 02:50:19 +0200275#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
276#undef CONFIG_ETHER_NONE /* define if ether on something else */
277#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
Dan Malek6acf0482007-01-05 09:15:34 +0100278
279#if (CONFIG_ETHER_INDEX == 2)
280 /*
281 * - Rx-CLK is CLK13
282 * - Tx-CLK is CLK14
283 * - Select bus for bd/buffers
284 * - Full duplex
285 */
Mike Frysinger109de972011-10-17 05:38:58 +0000286 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
287 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
Dan Malek6acf0482007-01-05 09:15:34 +0100289#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
Dan Malek6acf0482007-01-05 09:15:34 +0100291#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292 #define CONFIG_SYS_FCC_PSMR 0
Dan Malek6acf0482007-01-05 09:15:34 +0100293#endif
294 #define FETH2_RST 0x01
295#elif (CONFIG_ETHER_INDEX == 3)
296 /* need more definitions here for FE3 */
297 #define FETH3_RST 0x80
Wolfgang Denk75839132007-07-06 02:50:19 +0200298#endif /* CONFIG_ETHER_INDEX */
Dan Malek6acf0482007-01-05 09:15:34 +0100299
300/* MDIO is done through the TSEC0 control.
301*/
302#define CONFIG_MII /* MII PHY management */
303#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
304
305#endif
306
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200307/* Environment - default config is in flash, see below */
308#if 0 /* in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200309# define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200310# define CONFIG_ENV_OFFSET 0
311# define CONFIG_ENV_SIZE 2048
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200312#else /* in flash */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200313# define CONFIG_ENV_IS_IN_FLASH 1
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200314# ifdef CONFIG_STXSSA_4M
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200315# define CONFIG_ENV_SECT_SIZE 0x20000
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200316# else /* default configuration - 64 MiB flash */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200317# define CONFIG_ENV_SECT_SIZE 0x40000
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200318# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200320# define CONFIG_ENV_SIZE 0x4000
321# define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
322# define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Dan Malek6acf0482007-01-05 09:15:34 +0100323#endif
324
Dan Malek6acf0482007-01-05 09:15:34 +0100325#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dan Malek6acf0482007-01-05 09:15:34 +0100327
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200328#define CONFIG_TIMESTAMP /* Print image info with ts */
329
Jon Loeligere63319f2007-06-13 13:22:08 -0500330
331/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500332 * BOOTP options
333 */
334#define CONFIG_BOOTP_BOOTFILESIZE
335#define CONFIG_BOOTP_BOOTPATH
336#define CONFIG_BOOTP_GATEWAY
337#define CONFIG_BOOTP_HOSTNAME
338
339
340/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500341 * Command line configuration.
342 */
343#include <config_cmd_default.h>
344
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200345#define CONFIG_CMD_DATE
346#define CONFIG_CMD_DHCP
347#define CONFIG_CMD_EEPROM
Jon Loeligere63319f2007-06-13 13:22:08 -0500348#define CONFIG_CMD_I2C
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200349#define CONFIG_CMD_NFS
350#define CONFIG_CMD_PING
351#define CONFIG_CMD_SNTP
Becky Bruceee888da2010-06-17 11:37:25 -0500352#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500353
354#if defined(CONFIG_PCI)
355 #define CONFIG_CMD_PCI
356#endif
357
358#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
359 #define CONFIG_CMD_MII
360#endif
361
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500363 #undef CONFIG_CMD_SAVEENV
Jon Loeligere63319f2007-06-13 13:22:08 -0500364 #undef CONFIG_CMD_LOADS
Dan Malek6acf0482007-01-05 09:15:34 +0100365#else
Jon Loeligere63319f2007-06-13 13:22:08 -0500366 #define CONFIG_CMD_ELF
Dan Malek6acf0482007-01-05 09:15:34 +0100367#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500368
Dan Malek6acf0482007-01-05 09:15:34 +0100369
370#undef CONFIG_WATCHDOG /* watchdog disabled */
371
372/*
373 * Miscellaneous configurable options
374 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_LONGHELP /* undef to save memory */
376#define CONFIG_SYS_PROMPT "SSA=> " /* Monitor Command Prompt */
Jon Loeliger595f2622007-07-04 22:31:07 -0500377#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dan Malek6acf0482007-01-05 09:15:34 +0100379#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dan Malek6acf0482007-01-05 09:15:34 +0100381#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
383#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
384#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
385#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
386#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Dan Malek6acf0482007-01-05 09:15:34 +0100387
388/*
389 * For booting Linux, the board info and command line data
390 * have to be in the first 8 MB of memory, since this is
391 * the maximum mapped by the Linux kernel during initialization.
392 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Dan Malek6acf0482007-01-05 09:15:34 +0100394
Jon Loeliger595f2622007-07-04 22:31:07 -0500395#if defined(CONFIG_CMD_KGDB)
Dan Malek6acf0482007-01-05 09:15:34 +0100396#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
397#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
398#endif
399
400/*Note: change below for your network setting!!! */
401#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming458c3892007-08-16 16:35:02 -0500402#define CONFIG_HAS_ETH0
Dan Malek6acf0482007-01-05 09:15:34 +0100403#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
404#define CONFIG_HAS_ETH1
405#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
406#define CONFIG_HAS_ETH2
407#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
408#endif
409
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200410/*
411 * Environment in EEPROM is compatible with different flash sector sizes,
412 * but only little space is available, so we use a very simple setup.
413 * With environment in flash, we use a more powerful default configuration.
414 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200415#ifdef CONFIG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200416
Wolfgang Denk75839132007-07-06 02:50:19 +0200417#define CONFIG_BAUDRATE 38400
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200418
419#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
420#define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
421#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
Wolfgang Denka1be4762008-05-20 16:00:29 +0200422#define CONFIG_SERVERIP 192.168.85.1
Wolfgang Denk75839132007-07-06 02:50:19 +0200423#define CONFIG_IPADDR 192.168.85.60
Dan Malek6acf0482007-01-05 09:15:34 +0100424#define CONFIG_GATEWAYIP 192.168.85.1
425#define CONFIG_NETMASK 255.255.255.0
Wolfgang Denka1be4762008-05-20 16:00:29 +0200426#define CONFIG_HOSTNAME STX_SSA
Joe Hershberger257ff782011-10-13 13:03:47 +0000427#define CONFIG_ROOTPATH "/gppproot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000428#define CONFIG_BOOTFILE "uImage"
Dan Malek6acf0482007-01-05 09:15:34 +0100429#define CONFIG_LOADADDR 0x1000000
430
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200431#else /* ENV IS IN FLASH -- use a full-blown envionment */
432
Wolfgang Denk75839132007-07-06 02:50:19 +0200433#define CONFIG_BAUDRATE 115200
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200434
435#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
436
437#define CONFIG_PREBOOT "echo;" \
438 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
439 "echo"
440
441#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
442
443#define CONFIG_EXTRA_ENV_SETTINGS \
444 "hostname=gp3ssa\0" \
445 "bootfile=/tftpboot/gp3ssa/uImage\0" \
446 "loadaddr=400000\0" \
447 "netdev=eth0\0" \
448 "consdev=ttyS1\0" \
449 "nfsargs=setenv bootargs root=/dev/nfs rw " \
450 "nfsroot=$serverip:$rootpath\0" \
451 "ramargs=setenv bootargs root=/dev/ram rw\0" \
452 "addip=setenv bootargs $bootargs " \
453 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
454 ":$hostname:$netdev:off panic=1\0" \
455 "addcons=setenv bootargs $bootargs " \
456 "console=$consdev,$baudrate\0" \
457 "flash_nfs=run nfsargs addip addcons;" \
458 "bootm $kernel_addr\0" \
459 "flash_self=run ramargs addip addcons;" \
460 "bootm $kernel_addr $ramdisk_addr\0" \
461 "net_nfs=tftp $loadaddr $bootfile;" \
462 "run nfsargs addip addcons;bootm\0" \
463 "rootpath=/opt/eldk/ppc_85xx\0" \
464 "kernel_addr=FC000000\0" \
465 "ramdisk_addr=FC200000\0" \
466 ""
467#define CONFIG_BOOTCOMMAND "run flash_self"
468
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200469#endif /* CONFIG_ENV_IS_IN_EEPROM */
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200470
Dan Malek6acf0482007-01-05 09:15:34 +0100471#endif /* __CONFIG_H */