blob: b43732a77ab3b51c9a97b928c6a838d2d0383f97 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasutffdd4662013-04-28 09:20:03 +00002/*
3 * Freescale i.MX23/i.MX28 LCDIF driver
4 *
5 * Copyright (C) 2011-2013 Marek Vasut <marex@denx.de>
Marek Vasutffdd4662013-04-28 09:20:03 +00006 */
7#include <common.h>
Giulio Benettif14d0002020-04-08 17:10:13 +02008#include <clk.h>
Igor Opaniukf5abe402019-06-04 00:05:59 +03009#include <dm.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060010#include <env.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060012#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070013#include <dm/device_compat.h>
Simon Glassdbd79542020-05-10 11:40:11 -060014#include <linux/delay.h>
Igor Opaniuke2a8b182019-06-04 00:05:57 +030015#include <linux/errno.h>
Marek Vasutffdd4662013-04-28 09:20:03 +000016#include <malloc.h>
Igor Opaniukf5abe402019-06-04 00:05:59 +030017#include <video.h>
Marek Vasutffdd4662013-04-28 09:20:03 +000018#include <video_fb.h>
19
Marek Vasutffdd4662013-04-28 09:20:03 +000020#include <asm/arch/clock.h>
Igor Opaniuke2a8b182019-06-04 00:05:57 +030021#include <asm/arch/imx-regs.h>
Marek Vasutffdd4662013-04-28 09:20:03 +000022#include <asm/arch/sys_proto.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020023#include <asm/mach-imx/dma.h>
Igor Opaniuke2a8b182019-06-04 00:05:57 +030024#include <asm/io.h>
Marek Vasut8f15b5d2013-07-30 23:37:54 +020025
Marek Vasutffdd4662013-04-28 09:20:03 +000026#include "videomodes.h"
27
28#define PS2KHZ(ps) (1000000000UL / (ps))
Igor Opaniukf5abe402019-06-04 00:05:59 +030029#define HZ2PS(hz) (1000000000UL / ((hz) / 1000))
Marek Vasutffdd4662013-04-28 09:20:03 +000030
Igor Opaniukf5abe402019-06-04 00:05:59 +030031#define BITS_PP 18
32#define BYTES_PP 4
33
Marek Vasut8f15b5d2013-07-30 23:37:54 +020034struct mxs_dma_desc desc;
Marek Vasutffdd4662013-04-28 09:20:03 +000035
Marek Vasutcd701a12013-07-30 23:37:53 +020036/**
37 * mxsfb_system_setup() - Fine-tune LCDIF configuration
38 *
39 * This function is used to adjust the LCDIF configuration. This is usually
40 * needed when driving the controller in System-Mode to operate an 8080 or
41 * 6800 connected SmartLCD.
42 */
43__weak void mxsfb_system_setup(void)
44{
45}
46
Marek Vasutffdd4662013-04-28 09:20:03 +000047/*
Marek Vasutec58ab22017-04-05 13:31:01 +020048 * ARIES M28EVK:
Marek Vasutffdd4662013-04-28 09:20:03 +000049 * setenv videomode
50 * video=ctfb:x:800,y:480,depth:18,mode:0,pclk:30066,
51 * le:0,ri:256,up:0,lo:45,hs:1,vs:1,sync:100663296,vmode:0
Fabio Estevama2824192013-05-10 09:14:11 +000052 *
53 * Freescale mx23evk/mx28evk with a Seiko 4.3'' WVGA panel:
54 * setenv videomode
55 * video=ctfb:x:800,y:480,depth:24,mode:0,pclk:29851,
56 * le:89,ri:164,up:23,lo:10,hs:10,vs:10,sync:0,vmode:0
Marek Vasutffdd4662013-04-28 09:20:03 +000057 */
58
Giulio Benettif14d0002020-04-08 17:10:13 +020059static void mxs_lcd_init(struct udevice *dev, u32 fb_addr,
Giulio Benettiac6d7f12020-04-08 17:10:15 +020060 struct display_timing *timings, int bpp)
Marek Vasutffdd4662013-04-28 09:20:03 +000061{
62 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
Giulio Benettie0305242020-04-08 17:10:16 +020063 const enum display_flags flags = timings->flags;
Marek Vasutffdd4662013-04-28 09:20:03 +000064 uint32_t word_len = 0, bus_width = 0;
65 uint8_t valid_data = 0;
Giulio Benettie0305242020-04-08 17:10:16 +020066 uint32_t vdctrl0;
Marek Vasutffdd4662013-04-28 09:20:03 +000067
Giulio Benettif14d0002020-04-08 17:10:13 +020068#if CONFIG_IS_ENABLED(CLK)
69 struct clk per_clk;
70 int ret;
71
72 ret = clk_get_by_name(dev, "per", &per_clk);
73 if (ret) {
74 dev_err(dev, "Failed to get mxs clk: %d\n", ret);
75 return;
76 }
77
Giulio Benettiac6d7f12020-04-08 17:10:15 +020078 ret = clk_set_rate(&per_clk, timings->pixelclock.typ);
Giulio Benettif14d0002020-04-08 17:10:13 +020079 if (ret < 0) {
80 dev_err(dev, "Failed to set mxs clk: %d\n", ret);
81 return;
82 }
Giulio Benettia59f7122020-04-27 17:53:05 +020083
84 ret = clk_enable(&per_clk);
85 if (ret < 0) {
86 dev_err(dev, "Failed to enable mxs clk: %d\n", ret);
87 return;
88 }
Giulio Benettif14d0002020-04-08 17:10:13 +020089#else
Fabio Estevam092da182019-11-24 17:37:52 -030090 /* Kick in the LCDIF clock */
Giulio Benettiac6d7f12020-04-08 17:10:15 +020091 mxs_set_lcdclk(MXS_LCDIF_BASE, timings->pixelclock.typ / 1000);
Giulio Benettif14d0002020-04-08 17:10:13 +020092#endif
Fabio Estevam092da182019-11-24 17:37:52 -030093
Marek Vasutffdd4662013-04-28 09:20:03 +000094 /* Restart the LCDIF block */
95 mxs_reset_block(&regs->hw_lcdif_ctrl_reg);
96
97 switch (bpp) {
98 case 24:
99 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
100 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT;
101 valid_data = 0x7;
102 break;
103 case 18:
104 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
105 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT;
106 valid_data = 0x7;
107 break;
108 case 16:
109 word_len = LCDIF_CTRL_WORD_LENGTH_16BIT;
110 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT;
111 valid_data = 0xf;
112 break;
113 case 8:
114 word_len = LCDIF_CTRL_WORD_LENGTH_8BIT;
115 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT;
116 valid_data = 0xf;
117 break;
118 }
119
120 writel(bus_width | word_len | LCDIF_CTRL_DOTCLK_MODE |
121 LCDIF_CTRL_BYPASS_COUNT | LCDIF_CTRL_LCDIF_MASTER,
122 &regs->hw_lcdif_ctrl);
123
124 writel(valid_data << LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET,
125 &regs->hw_lcdif_ctrl1);
Marek Vasutcd701a12013-07-30 23:37:53 +0200126
127 mxsfb_system_setup();
128
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200129 writel((timings->vactive.typ << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) |
130 timings->hactive.typ, &regs->hw_lcdif_transfer_count);
Marek Vasutffdd4662013-04-28 09:20:03 +0000131
Giulio Benettie0305242020-04-08 17:10:16 +0200132 vdctrl0 = LCDIF_VDCTRL0_ENABLE_PRESENT | LCDIF_VDCTRL0_ENABLE_POL |
133 LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT |
134 LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
135 timings->vsync_len.typ;
136
137 if(flags & DISPLAY_FLAGS_HSYNC_HIGH)
138 vdctrl0 |= LCDIF_VDCTRL0_HSYNC_POL;
Giulio Benetti996d96a2020-04-08 17:10:17 +0200139 if(flags & DISPLAY_FLAGS_VSYNC_HIGH)
140 vdctrl0 |= LCDIF_VDCTRL0_VSYNC_POL;
Giulio Benettie9238d62020-04-08 17:10:18 +0200141 if(flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
142 vdctrl0 |= LCDIF_VDCTRL0_DOTCLK_POL;
Giulio Benetti927858e2020-04-08 17:10:19 +0200143 if(flags & DISPLAY_FLAGS_DE_HIGH)
144 vdctrl0 |= LCDIF_VDCTRL0_ENABLE_POL;
145
Giulio Benettie0305242020-04-08 17:10:16 +0200146 writel(vdctrl0, &regs->hw_lcdif_vdctrl0);
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200147 writel(timings->vback_porch.typ + timings->vfront_porch.typ +
148 timings->vsync_len.typ + timings->vactive.typ,
Marek Vasutffdd4662013-04-28 09:20:03 +0000149 &regs->hw_lcdif_vdctrl1);
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200150 writel((timings->hsync_len.typ << LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET) |
151 (timings->hback_porch.typ + timings->hfront_porch.typ +
152 timings->hsync_len.typ + timings->hactive.typ),
Marek Vasutffdd4662013-04-28 09:20:03 +0000153 &regs->hw_lcdif_vdctrl2);
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200154 writel(((timings->hback_porch.typ + timings->hsync_len.typ) <<
Marek Vasutffdd4662013-04-28 09:20:03 +0000155 LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET) |
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200156 (timings->vback_porch.typ + timings->vsync_len.typ),
Marek Vasutffdd4662013-04-28 09:20:03 +0000157 &regs->hw_lcdif_vdctrl3);
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200158 writel((0 << LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET) | timings->hactive.typ,
Marek Vasutffdd4662013-04-28 09:20:03 +0000159 &regs->hw_lcdif_vdctrl4);
160
Igor Opaniuk5fd35532019-06-04 00:05:56 +0300161 writel(fb_addr, &regs->hw_lcdif_cur_buf);
162 writel(fb_addr, &regs->hw_lcdif_next_buf);
Marek Vasutffdd4662013-04-28 09:20:03 +0000163
164 /* Flush FIFO first */
165 writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_set);
166
Marek Vasutcd701a12013-07-30 23:37:53 +0200167#ifndef CONFIG_VIDEO_MXS_MODE_SYSTEM
Marek Vasutffdd4662013-04-28 09:20:03 +0000168 /* Sync signals ON */
169 setbits_le32(&regs->hw_lcdif_vdctrl4, LCDIF_VDCTRL4_SYNC_SIGNALS_ON);
Marek Vasutcd701a12013-07-30 23:37:53 +0200170#endif
Marek Vasutffdd4662013-04-28 09:20:03 +0000171
172 /* FIFO cleared */
173 writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_clr);
174
175 /* RUN! */
176 writel(LCDIF_CTRL_RUN, &regs->hw_lcdif_ctrl_set);
177}
178
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200179static int mxs_probe_common(struct udevice *dev, struct display_timing *timings,
Giulio Benettif14d0002020-04-08 17:10:13 +0200180 int bpp, u32 fb)
Igor Opaniuk36734922019-06-04 00:05:58 +0300181{
182 /* Start framebuffer */
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200183 mxs_lcd_init(dev, fb, timings, bpp);
Igor Opaniuk36734922019-06-04 00:05:58 +0300184
185#ifdef CONFIG_VIDEO_MXS_MODE_SYSTEM
186 /*
187 * If the LCD runs in system mode, the LCD refresh has to be triggered
188 * manually by setting the RUN bit in HW_LCDIF_CTRL register. To avoid
189 * having to set this bit manually after every single change in the
190 * framebuffer memory, we set up specially crafted circular DMA, which
191 * sets the RUN bit, then waits until it gets cleared and repeats this
192 * infinitelly. This way, we get smooth continuous updates of the LCD.
193 */
194 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
195
196 memset(&desc, 0, sizeof(struct mxs_dma_desc));
197 desc.address = (dma_addr_t)&desc;
198 desc.cmd.data = MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
199 MXS_DMA_DESC_WAIT4END |
200 (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
201 desc.cmd.pio_words[0] = readl(&regs->hw_lcdif_ctrl) | LCDIF_CTRL_RUN;
202 desc.cmd.next = (uint32_t)&desc.cmd;
203
204 /* Execute the DMA chain. */
205 mxs_dma_circ_start(MXS_DMA_CHANNEL_AHB_APBH_LCDIF, &desc);
206#endif
207
208 return 0;
209}
210
Igor Opaniukf5abe402019-06-04 00:05:59 +0300211static int mxs_remove_common(u32 fb)
Peng Fan5f8dbf52015-10-29 15:54:49 +0800212{
213 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
214 int timeout = 1000000;
215
Igor Opaniukf5abe402019-06-04 00:05:59 +0300216 if (!fb)
217 return -EINVAL;
Fabio Estevamef84cf62017-02-22 10:40:22 -0300218
Igor Opaniukf5abe402019-06-04 00:05:59 +0300219 writel(fb, &regs->hw_lcdif_cur_buf_reg);
220 writel(fb, &regs->hw_lcdif_next_buf_reg);
Peng Fan5f8dbf52015-10-29 15:54:49 +0800221 writel(LCDIF_CTRL1_VSYNC_EDGE_IRQ, &regs->hw_lcdif_ctrl1_clr);
222 while (--timeout) {
223 if (readl(&regs->hw_lcdif_ctrl1_reg) &
224 LCDIF_CTRL1_VSYNC_EDGE_IRQ)
225 break;
226 udelay(1);
227 }
228 mxs_reset_block((struct mxs_register_32 *)&regs->hw_lcdif_ctrl_reg);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300229
230 return 0;
231}
232
233#ifndef CONFIG_DM_VIDEO
234
235static GraphicDevice panel;
236
237void lcdif_power_down(void)
238{
239 mxs_remove_common(panel.frameAdrs);
Peng Fan5f8dbf52015-10-29 15:54:49 +0800240}
241
Marek Vasutffdd4662013-04-28 09:20:03 +0000242void *video_hw_init(void)
243{
244 int bpp = -1;
Igor Opaniuk36734922019-06-04 00:05:58 +0300245 int ret = 0;
Marek Vasutffdd4662013-04-28 09:20:03 +0000246 char *penv;
Igor Opaniuk36734922019-06-04 00:05:58 +0300247 void *fb = NULL;
Marek Vasutffdd4662013-04-28 09:20:03 +0000248 struct ctfb_res_modes mode;
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200249 struct display_timing timings;
Marek Vasutffdd4662013-04-28 09:20:03 +0000250
251 puts("Video: ");
252
253 /* Suck display configuration from "videomode" variable */
Simon Glass64b723f2017-08-03 12:22:12 -0600254 penv = env_get("videomode");
Marek Vasutffdd4662013-04-28 09:20:03 +0000255 if (!penv) {
Fabio Estevam56147832013-06-26 16:08:13 -0300256 puts("MXSFB: 'videomode' variable not set!\n");
Marek Vasutffdd4662013-04-28 09:20:03 +0000257 return NULL;
258 }
259
260 bpp = video_get_params(&mode, penv);
261
262 /* fill in Graphic device struct */
Igor Opaniuk36734922019-06-04 00:05:58 +0300263 sprintf(panel.modeIdent, "%dx%dx%d", mode.xres, mode.yres, bpp);
Marek Vasutffdd4662013-04-28 09:20:03 +0000264
265 panel.winSizeX = mode.xres;
266 panel.winSizeY = mode.yres;
267 panel.plnSizeX = mode.xres;
268 panel.plnSizeY = mode.yres;
269
270 switch (bpp) {
271 case 24:
272 case 18:
273 panel.gdfBytesPP = 4;
274 panel.gdfIndex = GDF_32BIT_X888RGB;
275 break;
276 case 16:
277 panel.gdfBytesPP = 2;
278 panel.gdfIndex = GDF_16BIT_565RGB;
279 break;
280 case 8:
281 panel.gdfBytesPP = 1;
282 panel.gdfIndex = GDF__8BIT_INDEX;
283 break;
284 default:
285 printf("MXSFB: Invalid BPP specified! (bpp = %i)\n", bpp);
286 return NULL;
287 }
288
289 panel.memSize = mode.xres * mode.yres * panel.gdfBytesPP;
290
291 /* Allocate framebuffer */
Marek Vasutce74fac2013-07-30 23:37:52 +0200292 fb = memalign(ARCH_DMA_MINALIGN,
293 roundup(panel.memSize, ARCH_DMA_MINALIGN));
Marek Vasutffdd4662013-04-28 09:20:03 +0000294 if (!fb) {
295 printf("MXSFB: Error allocating framebuffer!\n");
296 return NULL;
297 }
298
299 /* Wipe framebuffer */
300 memset(fb, 0, panel.memSize);
301
302 panel.frameAdrs = (u32)fb;
303
304 printf("%s\n", panel.modeIdent);
305
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200306 video_ctfb_mode_to_display_timing(&mode, &timings);
307
308 ret = mxs_probe_common(NULL, &timings, bpp, (u32)fb);
Igor Opaniuk36734922019-06-04 00:05:58 +0300309 if (ret)
310 goto dealloc_fb;
Marek Vasut8f15b5d2013-07-30 23:37:54 +0200311
Igor Opaniuk36734922019-06-04 00:05:58 +0300312 return (void *)&panel;
Marek Vasut8f15b5d2013-07-30 23:37:54 +0200313
Igor Opaniuk36734922019-06-04 00:05:58 +0300314dealloc_fb:
315 free(fb);
Marek Vasut8f15b5d2013-07-30 23:37:54 +0200316
Igor Opaniuk36734922019-06-04 00:05:58 +0300317 return NULL;
Marek Vasutffdd4662013-04-28 09:20:03 +0000318}
Igor Opaniukf5abe402019-06-04 00:05:59 +0300319#else /* ifndef CONFIG_DM_VIDEO */
320
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300321static int mxs_of_get_timings(struct udevice *dev,
322 struct display_timing *timings,
323 u32 *bpp)
324{
325 int ret = 0;
326 u32 display_phandle;
327 ofnode display_node;
328
329 ret = ofnode_read_u32(dev_ofnode(dev), "display", &display_phandle);
330 if (ret) {
331 dev_err(dev, "required display property isn't provided\n");
332 return -EINVAL;
333 }
334
335 display_node = ofnode_get_by_phandle(display_phandle);
336 if (!ofnode_valid(display_node)) {
337 dev_err(dev, "failed to find display subnode\n");
338 return -EINVAL;
339 }
340
341 ret = ofnode_read_u32(display_node, "bits-per-pixel", bpp);
342 if (ret) {
343 dev_err(dev,
344 "required bits-per-pixel property isn't provided\n");
345 return -EINVAL;
346 }
347
348 ret = ofnode_decode_display_timing(display_node, 0, timings);
349 if (ret) {
350 dev_err(dev, "failed to get any display timings\n");
351 return -EINVAL;
352 }
353
354 return ret;
355}
356
Igor Opaniukf5abe402019-06-04 00:05:59 +0300357static int mxs_video_probe(struct udevice *dev)
358{
Simon Glassb75b15b2020-12-03 16:55:23 -0700359 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300360 struct video_priv *uc_priv = dev_get_uclass_priv(dev);
361
Igor Opaniukf5abe402019-06-04 00:05:59 +0300362 struct display_timing timings;
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300363 u32 bpp = 0;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300364 u32 fb_start, fb_end;
365 int ret;
366
367 debug("%s() plat: base 0x%lx, size 0x%x\n",
368 __func__, plat->base, plat->size);
369
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300370 ret = mxs_of_get_timings(dev, &timings, &bpp);
371 if (ret)
372 return ret;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300373
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200374 ret = mxs_probe_common(dev, &timings, bpp, plat->base);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300375 if (ret)
376 return ret;
377
378 switch (bpp) {
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300379 case 32:
Igor Opaniukf5abe402019-06-04 00:05:59 +0300380 case 24:
381 case 18:
382 uc_priv->bpix = VIDEO_BPP32;
383 break;
384 case 16:
385 uc_priv->bpix = VIDEO_BPP16;
386 break;
387 case 8:
388 uc_priv->bpix = VIDEO_BPP8;
389 break;
390 default:
391 dev_err(dev, "invalid bpp specified (bpp = %i)\n", bpp);
392 return -EINVAL;
393 }
394
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200395 uc_priv->xsize = timings.hactive.typ;
396 uc_priv->ysize = timings.vactive.typ;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300397
398 /* Enable dcache for the frame buffer */
399 fb_start = plat->base & ~(MMU_SECTION_SIZE - 1);
400 fb_end = plat->base + plat->size;
401 fb_end = ALIGN(fb_end, 1 << MMU_SECTION_SHIFT);
402 mmu_set_region_dcache_behaviour(fb_start, fb_end - fb_start,
403 DCACHE_WRITEBACK);
404 video_set_flush_dcache(dev, true);
Sébastien Szymanskieb9b6a82019-10-21 15:33:04 +0200405 gd->fb_base = plat->base;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300406
407 return ret;
408}
409
410static int mxs_video_bind(struct udevice *dev)
411{
Simon Glassb75b15b2020-12-03 16:55:23 -0700412 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300413 struct display_timing timings;
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300414 u32 bpp = 0;
415 u32 bytes_pp = 0;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300416 int ret;
417
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300418 ret = mxs_of_get_timings(dev, &timings, &bpp);
419 if (ret)
420 return ret;
421
422 switch (bpp) {
423 case 32:
424 case 24:
425 case 18:
426 bytes_pp = 4;
427 break;
428 case 16:
429 bytes_pp = 2;
430 break;
431 case 8:
432 bytes_pp = 1;
433 break;
434 default:
435 dev_err(dev, "invalid bpp specified (bpp = %i)\n", bpp);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300436 return -EINVAL;
437 }
438
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300439 plat->size = timings.hactive.typ * timings.vactive.typ * bytes_pp;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300440
441 return 0;
442}
443
444static int mxs_video_remove(struct udevice *dev)
445{
Simon Glassb75b15b2020-12-03 16:55:23 -0700446 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300447
448 mxs_remove_common(plat->base);
449
450 return 0;
451}
452
453static const struct udevice_id mxs_video_ids[] = {
454 { .compatible = "fsl,imx23-lcdif" },
455 { .compatible = "fsl,imx28-lcdif" },
456 { .compatible = "fsl,imx7ulp-lcdif" },
Giulio Benetti83677312020-04-08 17:10:14 +0200457 { .compatible = "fsl,imxrt-lcdif" },
Igor Opaniukf5abe402019-06-04 00:05:59 +0300458 { /* sentinel */ }
459};
460
461U_BOOT_DRIVER(mxs_video) = {
462 .name = "mxs_video",
463 .id = UCLASS_VIDEO,
464 .of_match = mxs_video_ids,
465 .bind = mxs_video_bind,
466 .probe = mxs_video_probe,
467 .remove = mxs_video_remove,
Anatolij Gustschinf9888f92020-01-25 23:44:56 +0100468 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_OS_PREPARE,
Igor Opaniukf5abe402019-06-04 00:05:59 +0300469};
470#endif /* ifndef CONFIG_DM_VIDEO */