Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | |
Patrice Chotard | 24dffa5 | 2019-02-19 16:49:05 +0100 | [diff] [blame] | 3 | #include <dt-bindings/memory/stm32-sdram.h> |
Patrice Chotard | cc4b0b0 | 2018-02-07 10:44:49 +0100 | [diff] [blame] | 4 | /{ |
| 5 | soc { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 6 | u-boot,dm-pre-reloc; |
| 7 | |
| 8 | fmc: fmc@A0000000 { |
| 9 | compatible = "st,stm32-fmc"; |
| 10 | reg = <0xA0000000 0x1000>; |
| 11 | clocks = <&rcc 0 STM32F7_AHB3_CLOCK(FMC)>; |
| 12 | pinctrl-0 = <&fmc_pins>; |
| 13 | pinctrl-names = "default"; |
| 14 | status = "okay"; |
Patrice Chotard | cc4b0b0 | 2018-02-07 10:44:49 +0100 | [diff] [blame] | 15 | u-boot,dm-pre-reloc; |
| 16 | }; |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 17 | |
| 18 | mac: ethernet@40028000 { |
| 19 | compatible = "st,stm32-dwmac"; |
| 20 | reg = <0x40028000 0x8000>; |
| 21 | reg-names = "stmmaceth"; |
| 22 | clocks = <&rcc 0 STM32F7_AHB1_CLOCK(ETHMAC)>, |
| 23 | <&rcc 0 STM32F7_AHB1_CLOCK(ETHMACTX)>, |
| 24 | <&rcc 0 STM32F7_AHB1_CLOCK(ETHMACRX)>; |
| 25 | interrupts = <61>, <62>; |
| 26 | interrupt-names = "macirq", "eth_wake_irq"; |
| 27 | snps,pbl = <8>; |
| 28 | snps,mixed-burst; |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 29 | pinctrl-0 = <ðernet_mii>; |
| 30 | phy-mode = "rmii"; |
| 31 | phy-handle = <&phy0>; |
| 32 | |
| 33 | status = "okay"; |
| 34 | |
| 35 | mdio0 { |
| 36 | #address-cells = <1>; |
| 37 | #size-cells = <0>; |
| 38 | compatible = "snps,dwmac-mdio"; |
| 39 | phy0: ethernet-phy@0 { |
| 40 | reg = <0>; |
| 41 | }; |
| 42 | }; |
| 43 | }; |
| 44 | |
Patrice Chotard | 62f5616 | 2020-11-06 08:11:58 +0100 | [diff] [blame] | 45 | qspi: spi@A0001000 { |
Patrice Chotard | ea75d10 | 2019-06-28 15:02:58 +0200 | [diff] [blame] | 46 | compatible = "st,stm32f469-qspi"; |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 47 | #address-cells = <1>; |
| 48 | #size-cells = <0>; |
| 49 | reg = <0xA0001000 0x1000>, <0x90000000 0x10000000>; |
| 50 | reg-names = "qspi", "qspi_mm"; |
| 51 | interrupts = <92>; |
| 52 | spi-max-frequency = <108000000>; |
| 53 | clocks = <&rcc 0 STM32F7_AHB3_CLOCK(QSPI)>; |
| 54 | resets = <&rcc STM32F7_AHB3_RESET(QSPI)>; |
| 55 | pinctrl-0 = <&qspi_pins>; |
| 56 | |
| 57 | status = "okay"; |
| 58 | }; |
Patrice Chotard | cc4b0b0 | 2018-02-07 10:44:49 +0100 | [diff] [blame] | 59 | }; |
| 60 | }; |
| 61 | |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 62 | &clk_hse { |
| 63 | u-boot,dm-pre-reloc; |
| 64 | }; |
| 65 | |
| 66 | &gpioa { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 67 | u-boot,dm-pre-reloc; |
| 68 | }; |
| 69 | |
| 70 | &gpiob { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 71 | u-boot,dm-pre-reloc; |
| 72 | }; |
| 73 | |
| 74 | &gpioc { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 75 | u-boot,dm-pre-reloc; |
| 76 | }; |
| 77 | |
| 78 | &gpiod { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 79 | u-boot,dm-pre-reloc; |
| 80 | }; |
| 81 | |
| 82 | &gpioe { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 83 | u-boot,dm-pre-reloc; |
| 84 | }; |
| 85 | |
| 86 | &gpiof { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 87 | u-boot,dm-pre-reloc; |
| 88 | }; |
| 89 | |
| 90 | &gpiog { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 91 | u-boot,dm-pre-reloc; |
| 92 | }; |
| 93 | |
| 94 | &gpioh { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 95 | u-boot,dm-pre-reloc; |
| 96 | }; |
| 97 | |
| 98 | &gpioi { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 99 | u-boot,dm-pre-reloc; |
| 100 | }; |
| 101 | |
Vikas Manocha | 3deae0d | 2017-04-12 14:16:36 -0700 | [diff] [blame] | 102 | &pinctrl { |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 103 | u-boot,dm-pre-reloc; |
| 104 | |
| 105 | fmc_pins: fmc@0 { |
| 106 | u-boot,dm-pre-reloc; |
| 107 | pins |
| 108 | { |
| 109 | u-boot,dm-pre-reloc; |
| 110 | }; |
| 111 | }; |
Vikas Manocha | 3deae0d | 2017-04-12 14:16:36 -0700 | [diff] [blame] | 112 | }; |
| 113 | |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 114 | &pwrcfg { |
| 115 | u-boot,dm-pre-reloc; |
Vikas Manocha | 3deae0d | 2017-04-12 14:16:36 -0700 | [diff] [blame] | 116 | }; |
Patrice Chotard | b957402 | 2017-11-15 13:14:43 +0100 | [diff] [blame] | 117 | |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 118 | &rcc { |
Patrice Chotard | b957402 | 2017-11-15 13:14:43 +0100 | [diff] [blame] | 119 | u-boot,dm-pre-reloc; |
| 120 | }; |
Patrice Chotard | a60d3f8 | 2018-01-18 13:39:29 +0100 | [diff] [blame] | 121 | |
Patrice Chotard | df2e02a | 2019-02-19 00:37:20 +0100 | [diff] [blame] | 122 | &timer5 { |
| 123 | u-boot,dm-pre-reloc; |
| 124 | }; |
| 125 | |
| 126 | &usart1 { |
Patrice Chotard | a60d3f8 | 2018-01-18 13:39:29 +0100 | [diff] [blame] | 127 | u-boot,dm-pre-reloc; |
Patrice Chotard | 555930a | 2019-02-18 23:19:45 +0100 | [diff] [blame] | 128 | clocks = <&rcc 0 STM32F7_APB2_CLOCK(USART1)>; |
Patrice Chotard | a60d3f8 | 2018-01-18 13:39:29 +0100 | [diff] [blame] | 129 | }; |