wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Frank Panno <fpanno@delphintech.com>, Delphin Technology AG |
| 4 | * |
| 5 | * This file is based on similar values for other boards found in other |
| 6 | * U-Boot config files, and some that I found in the EP8260 manual. |
| 7 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | /* |
| 12 | * board/config.h - configuration options, board specific |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 13 | * |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 14 | * "EP8260 H, V.1.1" |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 15 | * - 64M 60x Bus SDRAM |
| 16 | * - 32M Local Bus SDRAM |
| 17 | * - 16M Flash (4 x AM29DL323DB90WDI) |
| 18 | * - 128k NVRAM with RTC |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 19 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 20 | * "EP8260 H2, V.1.3" (CONFIG_SYS_EP8260_H2) |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 21 | * - 300MHz/133MHz/66MHz |
| 22 | * - 64M 60x Bus SDRAM |
| 23 | * - 32M Local Bus SDRAM |
| 24 | * - 32M Flash |
| 25 | * - 128k NVRAM with RTC |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 31 | /* Define this to enable support the EP8260 H2 version */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_EP8260_H2 1 |
| 33 | /* #undef CONFIG_SYS_EP8260_H2 */ |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 34 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 35 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 36 | |
Jon Loeliger | f5ad378 | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 37 | #define CONFIG_CPM2 1 /* Has a CPM2 */ |
| 38 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 39 | /* What is the oscillator's (UX2) frequency in Hz? */ |
| 40 | #define CONFIG_8260_CLKIN (66 * 1000 * 1000) |
| 41 | |
| 42 | /*----------------------------------------------------------------------- |
| 43 | * MODCK_H & MODCLK[1-3] - Ref: Section 9.2 in MPC8206 User Manual |
| 44 | *----------------------------------------------------------------------- |
| 45 | * What should MODCK_H be? It is dependent on the oscillator |
| 46 | * frequency, MODCK[1-3], and desired CPM and core frequencies. |
| 47 | * Here are some example values (all frequencies are in MHz): |
| 48 | * |
| 49 | * MODCK_H MODCK[1-3] Osc CPM Core |
| 50 | * ------- ---------- --- --- ---- |
| 51 | * 0x2 0x2 33 133 133 |
| 52 | * 0x2 0x3 33 133 166 |
| 53 | * 0x2 0x4 33 133 200 |
| 54 | * 0x2 0x5 33 133 233 |
| 55 | * 0x2 0x6 33 133 266 |
| 56 | * |
| 57 | * 0x5 0x5 66 133 133 |
| 58 | * 0x5 0x6 66 133 166 |
| 59 | * 0x5 0x7 66 133 200 * |
| 60 | * 0x6 0x0 66 133 233 |
| 61 | * 0x6 0x1 66 133 266 |
| 62 | * 0x6 0x2 66 133 300 |
| 63 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #ifdef CONFIG_SYS_EP8260_H2 |
| 65 | #define CONFIG_SYS_SBC_MODCK_H (HRCW_MODCK_H0110) |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 66 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_SBC_MODCK_H (HRCW_MODCK_H0110) |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 68 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 69 | |
| 70 | /* Define this if you want to boot from 0x00000100. If you don't define |
| 71 | * this, you will need to program the bootloader to 0xfff00000, and |
| 72 | * get the hardware reset config words at 0xfe000000. The simplest |
| 73 | * way to do that is to program the bootloader at both addresses. |
| 74 | * It is suggested that you just let U-Boot live at 0x00000000. |
| 75 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | /* #define CONFIG_SYS_SBC_BOOT_LOW 1 */ /* only for HRCW */ |
| 77 | /* #undef CONFIG_SYS_SBC_BOOT_LOW */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 78 | |
| 79 | /* The reset command will not work as expected if the reset address does |
| 80 | * not point to the correct address. |
| 81 | */ |
| 82 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 84 | |
| 85 | /* What should the base address of the main FLASH be and how big is |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 86 | * it (in MBytes)? This must contain CONFIG_SYS_TEXT_BASE from board/ep8260/config.mk |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 87 | * The main FLASH is whichever is connected to *CS0. U-Boot expects |
| 88 | * this to be the SIMM. |
| 89 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #ifdef CONFIG_SYS_EP8260_H2 |
| 91 | #define CONFIG_SYS_FLASH0_BASE 0xFE000000 |
| 92 | #define CONFIG_SYS_FLASH0_SIZE 32 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 93 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_FLASH0_BASE 0xFF000000 |
| 95 | #define CONFIG_SYS_FLASH0_SIZE 16 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 96 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 97 | |
| 98 | /* What should the base address of the secondary FLASH be and how big |
| 99 | * is it (in Mbytes)? The secondary FLASH is whichever is connected |
| 100 | * to *CS6. U-Boot expects this to be the on board FLASH. If you don't |
| 101 | * want it enabled, don't define these constants. |
| 102 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_FLASH1_BASE 0 |
| 104 | #define CONFIG_SYS_FLASH1_SIZE 0 |
| 105 | #undef CONFIG_SYS_FLASH1_BASE |
| 106 | #undef CONFIG_SYS_FLASH1_SIZE |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 107 | |
| 108 | /* What should be the base address of SDRAM DIMM (60x bus) and how big is |
| 109 | * it (in Mbytes)? |
| 110 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_SDRAM0_BASE 0x00000000 |
| 112 | #define CONFIG_SYS_SDRAM0_SIZE 64 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 113 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | /* define CONFIG_SYS_LSDRAM if you want to enable the 32M SDRAM on the |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 115 | * local bus (8260 local bus is NOT cacheable!) |
| 116 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | /* #define CONFIG_SYS_LSDRAM */ |
| 118 | #undef CONFIG_SYS_LSDRAM |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #ifdef CONFIG_SYS_LSDRAM |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 121 | /* What should be the base address of SDRAM DIMM (local bus) and how big is |
| 122 | * it (in Mbytes)? |
| 123 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_SDRAM1_BASE 0x04000000 |
| 125 | #define CONFIG_SYS_SDRAM1_SIZE 32 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 126 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | #define CONFIG_SYS_SDRAM1_BASE 0 |
| 128 | #define CONFIG_SYS_SDRAM1_SIZE 0 |
| 129 | #undef CONFIG_SYS_SDRAM1_BASE |
| 130 | #undef CONFIG_SYS_SDRAM1_SIZE |
| 131 | #endif /* CONFIG_SYS_LSDRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 132 | |
| 133 | /* What should be the base address of NVRAM and how big is |
| 134 | * it (in Bytes) |
| 135 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 136 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xFA080000 |
| 137 | #define CONFIG_SYS_NVRAM_SIZE (128*1024)-16 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 138 | |
| 139 | /* The RTC is a Dallas DS1556 |
| 140 | */ |
| 141 | #define CONFIG_RTC_DS1556 |
| 142 | |
| 143 | /* What should be the base address of the LEDs and switch S0? |
| 144 | * If you don't want them enabled, don't define this. |
| 145 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_LED_BASE 0x00000000 |
| 147 | #undef CONFIG_SYS_LED_BASE |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 148 | |
| 149 | /* |
| 150 | * select serial console configuration |
| 151 | * |
| 152 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 153 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 154 | * for SCC). |
| 155 | * |
| 156 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 157 | * defined elsewhere. |
| 158 | */ |
| 159 | #define CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 160 | #undef CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 161 | #undef CONFIG_CONS_NONE /* define if console on neither */ |
| 162 | #define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */ |
| 163 | |
| 164 | /* |
| 165 | * select ethernet configuration |
| 166 | * |
| 167 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 168 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 169 | * for FCC) |
| 170 | * |
| 171 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
Jon Loeliger | 2517d97 | 2007-07-09 17:15:49 -0500 | [diff] [blame] | 172 | * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset. |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 173 | */ |
| 174 | #undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */ |
| 175 | #define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */ |
| 176 | #undef CONFIG_ETHER_NONE /* define if ethernet on neither */ |
| 177 | #define CONFIG_ETHER_INDEX 3 /* which SCC/FCC channel for ethernet */ |
| 178 | |
| 179 | #if ( CONFIG_ETHER_INDEX == 3 ) |
| 180 | |
| 181 | /* |
| 182 | * - Rx-CLK is CLK15 |
| 183 | * - Tx-CLK is CLK16 |
| 184 | * - RAM for BD/Buffers is on the local Bus (see 28-13) |
| 185 | * - Enable Half Duplex in FSMR |
| 186 | */ |
Mike Frysinger | 109de97 | 2011-10-17 05:38:58 +0000 | [diff] [blame] | 187 | # define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK) |
| 188 | # define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 189 | |
| 190 | /* |
| 191 | * - RAM for BD/Buffers is on the local Bus (see 28-13) |
| 192 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #ifdef CONFIG_SYS_LSDRAM |
| 194 | #define CONFIG_SYS_CPMFCR_RAMTYPE 3 |
| 195 | #else /* CONFIG_SYS_LSDRAM */ |
| 196 | #define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 197 | #endif /* CONFIG_SYS_LSDRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 198 | |
| 199 | /* - Enable Half Duplex in FSMR */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | /* # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) */ |
| 201 | # define CONFIG_SYS_FCC_PSMR 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 202 | |
| 203 | #else /* CONFIG_ETHER_INDEX */ |
| 204 | # error "on EP8260 ethernet must be FCC3" |
| 205 | #endif /* CONFIG_ETHER_INDEX */ |
| 206 | |
| 207 | /* |
| 208 | * select i2c support configuration |
| 209 | * |
| 210 | * Supported configurations are {none, software, hardware} drivers. |
| 211 | * If the software driver is chosen, there are some additional |
| 212 | * configuration items that the driver uses to drive the port pins. |
| 213 | */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 214 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
| 215 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 217 | #define CONFIG_SYS_I2C_SLAVE 0x7F /* This is for HARD, must go */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 218 | |
| 219 | /* |
| 220 | * Software (bit-bang) I2C driver configuration |
| 221 | */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 222 | #ifdef CONFIG_SYS_I2C_SOFT |
| 223 | #define CONFIG_SYS_I2C |
| 224 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 |
| 225 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 226 | #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ |
| 227 | #define I2C_ACTIVE (iop->pdir |= 0x00010000) |
| 228 | #define I2C_TRISTATE (iop->pdir &= ~0x00010000) |
| 229 | #define I2C_READ ((iop->pdat & 0x00010000) != 0) |
| 230 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ |
| 231 | else iop->pdat &= ~0x00010000 |
| 232 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ |
| 233 | else iop->pdat &= ~0x00020000 |
| 234 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 235 | #endif /* CONFIG_SYS_I2C_SOFT */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 236 | |
| 237 | /* #define CONFIG_RTC_DS174x */ |
| 238 | |
| 239 | /* Define this to reserve an entire FLASH sector (256 KB) for |
| 240 | * environment variables. Otherwise, the environment will be |
| 241 | * put in the same sector as U-Boot, and changing variables |
| 242 | * will erase U-Boot temporarily |
| 243 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 244 | #define CONFIG_ENV_IN_OWN_SECT |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 245 | |
| 246 | /* Define to allow the user to overwrite serial and ethaddr */ |
| 247 | #define CONFIG_ENV_OVERWRITE |
| 248 | |
| 249 | /* What should the console's baud rate be? */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | #ifdef CONFIG_SYS_EP8260_H2 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 251 | #define CONFIG_BAUDRATE 9600 |
| 252 | #else |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 253 | #define CONFIG_BAUDRATE 115200 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 254 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 255 | |
| 256 | /* Ethernet MAC address */ |
| 257 | #define CONFIG_ETHADDR 00:10:EC:00:30:8C |
| 258 | |
| 259 | #define CONFIG_IPADDR 192.168.254.130 |
| 260 | #define CONFIG_SERVERIP 192.168.254.49 |
| 261 | |
| 262 | /* Set to a positive value to delay for running BOOTCOMMAND */ |
| 263 | #define CONFIG_BOOTDELAY -1 |
| 264 | |
| 265 | /* undef this to save memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 266 | #define CONFIG_SYS_LONGHELP |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 267 | |
| 268 | /* Monitor Command Prompt */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 269 | |
| 270 | /* Define this variable to enable the "hush" shell (from |
| 271 | Busybox) as command line interpreter, thus enabling |
| 272 | powerful command line syntax like |
| 273 | if...then...else...fi conditionals or `&&' and '||' |
| 274 | constructs ("shell scripts"). |
| 275 | If undefined, you get the old, much simpler behaviour |
| 276 | with a somewhat smapper memory footprint. |
| 277 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_HUSH_PARSER |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 279 | |
Jon Loeliger | 5137269 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 280 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 281 | /* |
Jon Loeliger | e54e77a | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 282 | * BOOTP options |
| 283 | */ |
| 284 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 285 | #define CONFIG_BOOTP_BOOTPATH |
| 286 | #define CONFIG_BOOTP_GATEWAY |
| 287 | #define CONFIG_BOOTP_HOSTNAME |
| 288 | |
| 289 | |
| 290 | /* |
Jon Loeliger | 5137269 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 291 | * Command line configuration. |
| 292 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 5c97fa7 | 2007-10-24 18:16:01 +0200 | [diff] [blame] | 293 | #include <config_cmd_default.h> |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 294 | |
Jean-Christophe PLAGNIOL-VILLARD | 5c97fa7 | 2007-10-24 18:16:01 +0200 | [diff] [blame] | 295 | #define CONFIG_CMD_ASKENV |
| 296 | #define CONFIG_CMD_BEDBUG |
| 297 | #define CONFIG_CMD_CACHE |
| 298 | #define CONFIG_CMD_CDP |
| 299 | #define CONFIG_CMD_DATE |
| 300 | #define CONFIG_CMD_DIAG |
| 301 | #define CONFIG_CMD_ELF |
| 302 | #define CONFIG_CMD_FAT |
| 303 | #define CONFIG_CMD_I2C |
| 304 | #define CONFIG_CMD_IMMAP |
| 305 | #define CONFIG_CMD_IRQ |
| 306 | #define CONFIG_CMD_PING |
| 307 | #define CONFIG_CMD_PORTIO |
| 308 | #define CONFIG_CMD_REGINFO |
| 309 | #define CONFIG_CMD_SAVES |
| 310 | #define CONFIG_CMD_SDRAM |
| 311 | #define CONFIG_CMD_SNTP |
| 312 | |
Jon Loeliger | 5137269 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 313 | #undef CONFIG_CMD_XIMG |
| 314 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 315 | /* Where do the internal registers live? */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_IMMR 0xF0000000 |
| 317 | #define CONFIG_SYS_DEFAULT_IMMR 0x00010000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 318 | |
| 319 | /* Where do the on board registers (CS4) live? */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 320 | #define CONFIG_SYS_REGS_BASE 0xFA000000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 321 | |
| 322 | /***************************************************************************** |
| 323 | * |
| 324 | * You should not have to modify any of the following settings |
| 325 | * |
| 326 | *****************************************************************************/ |
| 327 | |
| 328 | #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */ |
| 329 | #define CONFIG_EP8260 11 /* on an Embedded Planet EP8260 Board, Rev. 11 */ |
| 330 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 331 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 332 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 333 | /* |
| 334 | * Miscellaneous configurable options |
| 335 | */ |
Jon Loeliger | 5137269 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 336 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 337 | # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 338 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 339 | # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 340 | #endif |
| 341 | |
| 342 | /* Print Buffer Size */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 343 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 344 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 345 | #define CONFIG_SYS_MAXARGS 8 /* max number of command args */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 346 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 347 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 348 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 349 | #ifdef CONFIG_SYS_LSDRAM |
| 350 | #define CONFIG_SYS_MEMTEST_START 0x04000000 /* memtest works on */ |
| 351 | #define CONFIG_SYS_MEMTEST_END 0x06000000 /* 64-96 MB in SDRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 352 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 353 | #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */ |
| 354 | #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0-32 MB in SDRAM */ |
| 355 | #endif /* CONFIG_SYS_LSDRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 356 | |
| 357 | #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */ |
| 358 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 359 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 360 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 361 | /* |
| 362 | * Low Level Configuration Settings |
| 363 | * (address mappings, register initial values, etc.) |
| 364 | * You should know what you are doing if you make changes here. |
| 365 | */ |
| 366 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE |
| 368 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM0_BASE |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 369 | |
| 370 | /*----------------------------------------------------------------------- |
| 371 | * Hard Reset Configuration Words |
| 372 | */ |
| 373 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 374 | #if defined(CONFIG_SYS_SBC_BOOT_LOW) |
| 375 | # define CONFIG_SYS_SBC_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 376 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 377 | # define CONFIG_SYS_SBC_HRCW_BOOT_FLAGS (0x00000000) |
| 378 | #endif /* defined(CONFIG_SYS_SBC_BOOT_LOW) */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 379 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 380 | #ifdef CONFIG_SYS_EP8260_H2 |
| 381 | /* get the HRCW ISB field from CONFIG_SYS_DEFAULT_IMMR */ |
| 382 | #define CONFIG_SYS_SBC_HRCW_IMMR ( ((CONFIG_SYS_DEFAULT_IMMR & 0x10000000) >> 10) |\ |
| 383 | ((CONFIG_SYS_DEFAULT_IMMR & 0x01000000) >> 7) |\ |
| 384 | ((CONFIG_SYS_DEFAULT_IMMR & 0x00100000) >> 4) ) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 385 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 386 | #define CONFIG_SYS_HRCW_MASTER (HRCW_EBM |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 387 | HRCW_L2CPC01 |\ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 388 | CONFIG_SYS_SBC_HRCW_IMMR |\ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 389 | HRCW_APPC10 |\ |
| 390 | HRCW_CS10PC01 |\ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 391 | CONFIG_SYS_SBC_MODCK_H |\ |
| 392 | CONFIG_SYS_SBC_HRCW_BOOT_FLAGS) |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 393 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 394 | #define CONFIG_SYS_HRCW_MASTER 0x10400245 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 395 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 396 | |
| 397 | /* no slaves */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 398 | #define CONFIG_SYS_HRCW_SLAVE1 0 |
| 399 | #define CONFIG_SYS_HRCW_SLAVE2 0 |
| 400 | #define CONFIG_SYS_HRCW_SLAVE3 0 |
| 401 | #define CONFIG_SYS_HRCW_SLAVE4 0 |
| 402 | #define CONFIG_SYS_HRCW_SLAVE5 0 |
| 403 | #define CONFIG_SYS_HRCW_SLAVE6 0 |
| 404 | #define CONFIG_SYS_HRCW_SLAVE7 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 405 | |
| 406 | /*----------------------------------------------------------------------- |
| 407 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 408 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 409 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 410 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 411 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 412 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 413 | |
| 414 | /*----------------------------------------------------------------------- |
| 415 | * Start addresses for the final memory configuration |
| 416 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 417 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
| 418 | * Note also that the logic that sets CONFIG_SYS_RAMBOOT is platform dependent. |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 419 | */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 420 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 421 | |
| 422 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 423 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 424 | # define CONFIG_SYS_RAMBOOT |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 425 | #endif |
| 426 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 427 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 428 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 429 | |
| 430 | /* |
| 431 | * For booting Linux, the board info and command line data |
| 432 | * have to be in the first 8 MB of memory, since this is |
| 433 | * the maximum mapped by the Linux kernel during initialization. |
| 434 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 435 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 436 | |
| 437 | /*----------------------------------------------------------------------- |
| 438 | * FLASH and environment organization |
| 439 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 440 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 441 | #ifdef CONFIG_SYS_EP8260_H2 |
| 442 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 443 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 444 | #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */ |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 445 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 446 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 447 | #ifdef CONFIG_SYS_EP8260_H2 |
| 448 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Timeout for Flash Erase (in ms) */ |
| 449 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
Wolfgang Denk | 42ae567 | 2005-09-25 16:56:15 +0200 | [diff] [blame] | 450 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 451 | #define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */ |
| 452 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */ |
Wolfgang Denk | 42ae567 | 2005-09-25 16:56:15 +0200 | [diff] [blame] | 453 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 454 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 455 | #ifndef CONFIG_SYS_RAMBOOT |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 456 | # define CONFIG_ENV_IS_IN_FLASH 1 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 457 | |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 458 | # ifdef CONFIG_ENV_IN_OWN_SECT |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 459 | # define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 460 | # define CONFIG_ENV_SECT_SIZE 0x40000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 461 | # else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 462 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN - CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 463 | # define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
| 464 | # define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */ |
| 465 | # endif /* CONFIG_ENV_IN_OWN_SECT */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 466 | #else |
Jean-Christophe PLAGNIOL-VILLARD | fdb79c3 | 2008-09-10 22:47:59 +0200 | [diff] [blame] | 467 | # define CONFIG_ENV_IS_IN_NVRAM 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 468 | # define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 469 | # define CONFIG_ENV_SIZE 0x200 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 470 | #endif /* CONFIG_SYS_RAMBOOT */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 471 | |
| 472 | /*----------------------------------------------------------------------- |
| 473 | * Cache Configuration |
| 474 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 475 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 476 | |
Jon Loeliger | 5137269 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 477 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 478 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 479 | #endif |
| 480 | |
| 481 | /*----------------------------------------------------------------------- |
| 482 | * HIDx - Hardware Implementation-dependent Registers 2-11 |
| 483 | *----------------------------------------------------------------------- |
| 484 | * HID0 also contains cache control - initially enable both caches and |
| 485 | * invalidate contents, then the final state leaves only the instruction |
| 486 | * cache enabled. Note that Power-On and Hard reset invalidate the caches, |
| 487 | * but Soft reset does not. |
| 488 | * |
| 489 | * HID1 has only read-only information - nothing to set. |
| 490 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 491 | #define CONFIG_SYS_HID0_INIT (HID0_ICE |\ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 492 | HID0_DCE |\ |
| 493 | HID0_ICFI |\ |
| 494 | HID0_DCI |\ |
| 495 | HID0_IFEM |\ |
| 496 | HID0_ABE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 497 | #ifdef CONFIG_SYS_LSDRAM |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 498 | /* 8260 local bus is NOT cacheable */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 499 | #define CONFIG_SYS_HID0_FINAL (/*HID0_ICE |*/\ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 500 | HID0_IFEM |\ |
| 501 | HID0_ABE |\ |
| 502 | HID0_EMCP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 503 | #else /* !CONFIG_SYS_LSDRAM */ |
| 504 | #define CONFIG_SYS_HID0_FINAL (HID0_ICE |\ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 505 | HID0_IFEM |\ |
| 506 | HID0_ABE |\ |
| 507 | HID0_EMCP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 508 | #endif /* CONFIG_SYS_LSDRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 509 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 510 | #define CONFIG_SYS_HID2 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 511 | |
| 512 | /*----------------------------------------------------------------------- |
| 513 | * RMR - Reset Mode Register |
| 514 | *----------------------------------------------------------------------- |
| 515 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 516 | #define CONFIG_SYS_RMR 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 517 | |
| 518 | /*----------------------------------------------------------------------- |
| 519 | * BCR - Bus Configuration 4-25 |
| 520 | *----------------------------------------------------------------------- |
| 521 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 522 | #define CONFIG_SYS_BCR (BCR_EBM |\ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 523 | BCR_PLDP |\ |
| 524 | BCR_EAV |\ |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 525 | BCR_NPQM0) |
| 526 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 527 | /*----------------------------------------------------------------------- |
| 528 | * SIUMCR - SIU Module Configuration 4-31 |
| 529 | *----------------------------------------------------------------------- |
| 530 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 531 | #define CONFIG_SYS_SIUMCR (SIUMCR_L2CPC01 |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 532 | SIUMCR_APPC10 |\ |
| 533 | SIUMCR_CS10PC01) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 534 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 535 | /*----------------------------------------------------------------------- |
| 536 | * SYPCR - System Protection Control 11-9 |
| 537 | * SYPCR can only be written once after reset! |
| 538 | *----------------------------------------------------------------------- |
| 539 | * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable |
| 540 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 541 | #ifdef CONFIG_SYS_EP8260_H2 |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 542 | /* TBD: Find out why setting the BMT to 0xff causes the FCC to |
| 543 | * generate TX buffer underrun errors for large packets under |
| 544 | * Linux |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 545 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 546 | #define CONFIG_SYS_SYPCR_BMT 0x00000600 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 547 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 548 | #define CONFIG_SYS_SYPCR_BMT SYPCR_BMT |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 549 | #endif |
| 550 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 551 | #ifdef CONFIG_SYS_LSDRAM |
| 552 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC |\ |
| 553 | CONFIG_SYS_SYPCR_BMT |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 554 | SYPCR_PBME |\ |
| 555 | SYPCR_LBME |\ |
| 556 | SYPCR_SWP) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 557 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 558 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC |\ |
| 559 | CONFIG_SYS_SYPCR_BMT |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 560 | SYPCR_PBME |\ |
| 561 | SYPCR_SWP) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 562 | #endif |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 563 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 564 | /*----------------------------------------------------------------------- |
| 565 | * TMCNTSC - Time Counter Status and Control 4-40 |
| 566 | *----------------------------------------------------------------------- |
| 567 | * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, |
| 568 | * and enable Time Counter |
| 569 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 570 | #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 571 | TMCNTSC_ALR |\ |
| 572 | TMCNTSC_TCF |\ |
| 573 | TMCNTSC_TCE) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 574 | |
| 575 | /*----------------------------------------------------------------------- |
| 576 | * PISCR - Periodic Interrupt Status and Control 4-42 |
| 577 | *----------------------------------------------------------------------- |
| 578 | * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable |
| 579 | * Periodic timer |
| 580 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 581 | #ifdef CONFIG_SYS_EP8260_H2 |
| 582 | #define CONFIG_SYS_PISCR (PISCR_PS |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 583 | PISCR_PTF |\ |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 584 | PISCR_PTE) |
| 585 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 586 | #define CONFIG_SYS_PISCR 0 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 587 | #endif |
| 588 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 589 | /*----------------------------------------------------------------------- |
| 590 | * SCCR - System Clock Control 9-8 |
| 591 | *----------------------------------------------------------------------- |
| 592 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 593 | #ifdef CONFIG_SYS_EP8260_H2 |
| 594 | #define CONFIG_SYS_SCCR (SCCR_DFBRG00) |
Wolfgang Denk | 42ae567 | 2005-09-25 16:56:15 +0200 | [diff] [blame] | 595 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 596 | #define CONFIG_SYS_SCCR (SCCR_DFBRG01) |
Wolfgang Denk | 42ae567 | 2005-09-25 16:56:15 +0200 | [diff] [blame] | 597 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 598 | |
| 599 | /*----------------------------------------------------------------------- |
| 600 | * RCCR - RISC Controller Configuration 13-7 |
| 601 | *----------------------------------------------------------------------- |
| 602 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 603 | #define CONFIG_SYS_RCCR 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 604 | |
| 605 | /*----------------------------------------------------------------------- |
| 606 | * MPTPR - Memory Refresh Timer Prescale Register 10-32 |
| 607 | *----------------------------------------------------------------------- |
| 608 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 609 | #define CONFIG_SYS_MPTPR (0x0A00 & MPTPR_PTP_MSK) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 610 | |
| 611 | /* |
| 612 | * Init Memory Controller: |
| 613 | * |
| 614 | * Bank Bus Machine PortSz Device |
| 615 | * ---- --- ------- ------ ------ |
| 616 | * 0 60x GPCM 64 bit FLASH (BGA - 16MB AMD AM29DL323DB90WDI) |
| 617 | * 1 60x SDRAM 64 bit SDRAM (BGA - 64MB Micron 48LC8M16A2TG) |
| 618 | * 2 Local SDRAM 32 bit SDRAM (BGA - 32MB Micron 48LC8M16A2TG) |
| 619 | * 3 unused |
| 620 | * 4 60x GPCM 8 bit Board Regs, NVRTC |
| 621 | * 5 unused |
| 622 | * 6 unused |
| 623 | * 7 unused |
| 624 | * 8 PCMCIA |
| 625 | * 9 unused |
| 626 | * 10 unused |
| 627 | * 11 unused |
| 628 | */ |
| 629 | |
| 630 | /*----------------------------------------------------------------------- |
| 631 | * BRx - Base Register |
| 632 | * Ref: Section 10.3.1 on page 10-14 |
| 633 | * ORx - Option Register |
| 634 | * Ref: Section 10.3.2 on page 10-18 |
| 635 | *----------------------------------------------------------------------- |
| 636 | */ |
| 637 | |
| 638 | /* Bank 0 - FLASH |
| 639 | * |
| 640 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 641 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH0_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 642 | BRx_PS_64 |\ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 643 | BRx_DECC_NONE |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 644 | BRx_MS_GPCM_P |\ |
| 645 | BRx_V) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 646 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 647 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH0_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 648 | ORxG_CSNT |\ |
| 649 | ORxG_ACS_DIV1 |\ |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 650 | ORxG_SCY_8_CLK |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 651 | ORxG_EHTR) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 652 | |
| 653 | /* Bank 1 - SDRAM |
| 654 | * PSDRAM |
| 655 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 656 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM0_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 657 | BRx_PS_64 |\ |
| 658 | BRx_MS_SDRAM_P |\ |
| 659 | BRx_V) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 660 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 661 | #define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_SDRAM0_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 662 | ORxS_BPD_4 |\ |
| 663 | ORxS_ROWST_PBI1_A6 |\ |
| 664 | ORxS_NUMR_12) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 665 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 666 | #ifdef CONFIG_SYS_EP8260_H2 |
| 667 | #define CONFIG_SYS_PSDMR 0xC34E246E |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 668 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 669 | #define CONFIG_SYS_PSDMR 0xC34E2462 |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 670 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 671 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 672 | #define CONFIG_SYS_PSRT 0x64 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 673 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 674 | #ifdef CONFIG_SYS_LSDRAM |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 675 | /* Bank 2 - SDRAM |
| 676 | * LSDRAM |
| 677 | */ |
| 678 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 679 | #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM1_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 680 | BRx_PS_32 |\ |
| 681 | BRx_MS_SDRAM_L |\ |
| 682 | BRx_V) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 683 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 684 | #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_SDRAM1_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 685 | ORxS_BPD_4 |\ |
| 686 | ORxS_ROWST_PBI0_A9 |\ |
| 687 | ORxS_NUMR_12) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 688 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 689 | #define CONFIG_SYS_LSDMR 0x416A2562 |
| 690 | #define CONFIG_SYS_LSRT 0x64 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 691 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 692 | #define CONFIG_SYS_LSRT 0x0 |
| 693 | #endif /* CONFIG_SYS_LSDRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 694 | |
| 695 | /* Bank 4 - On board registers |
| 696 | * NVRTC and BCSR |
| 697 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 698 | #define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_REGS_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 699 | BRx_PS_8 |\ |
| 700 | BRx_MS_GPCM_P |\ |
| 701 | BRx_V) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 702 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 703 | #define CONFIG_SYS_OR4_PRELIM (ORxG_AM_MSK |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 704 | ORxG_CSNT |\ |
| 705 | ORxG_ACS_DIV1 |\ |
| 706 | ORxG_SCY_10_CLK |\ |
| 707 | ORxG_TRLX) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 708 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 709 | #define CONFIG_SYS_OR4_PRELIM 0xfff00854 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 710 | |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 711 | #ifdef _NOT_USED_SINCE_NOT_WORKING_ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 712 | /* Bank 8 - On board registers |
| 713 | * PCMCIA (currently not working!) |
| 714 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 715 | #define CONFIG_SYS_BR8_PRELIM ((CONFIG_SYS_REGS_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 716 | BRx_PS_16 |\ |
| 717 | BRx_MS_GPCM_P |\ |
| 718 | BRx_V) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 719 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 720 | #define CONFIG_SYS_OR8_PRELIM (ORxG_AM_MSK |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 721 | ORxG_CSNT |\ |
| 722 | ORxG_ACS_DIV1 |\ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 723 | ORxG_SETA |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 724 | ORxG_SCY_10_CLK) |
wdenk | 02ac021 | 2005-01-09 17:19:34 +0000 | [diff] [blame] | 725 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 726 | |
| 727 | /* |
Wolfgang Denk | 47f5779 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 728 | * JFFS2 partitions |
| 729 | * |
| 730 | */ |
| 731 | /* No command line, one static partition, whole device */ |
Stefan Roese | b1423dd | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 732 | #undef CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 47f5779 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 733 | #define CONFIG_JFFS2_DEV "nor0" |
| 734 | #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF |
| 735 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 |
| 736 | |
| 737 | /* mtdparts command line support */ |
| 738 | /* Note: fake mtd_id used, no linux mtd map file */ |
| 739 | /* |
Stefan Roese | b1423dd | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 740 | #define CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 47f5779 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 741 | #define MTDIDS_DEFAULT "" |
| 742 | #define MTDPARTS_DEFAULT "" |
| 743 | */ |
| 744 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 745 | #endif /* __CONFIG_H */ |