blob: 1139e9469a83792efc102ff2c8dd375d1c5591b3 [file] [log] [blame]
Chris Packham7d64c8f2019-02-16 11:48:58 +13001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
Stefan Roeseac5efba2015-08-31 07:33:57 +02002/*
3 * Device Tree file for Marvell Armada XP development board
4 * (DB-MV784MP-GP)
5 *
6 * Copyright (C) 2013-2014 Marvell
7 *
8 * Lior Amsalem <alior@marvell.com>
9 * Gregory CLEMENT <gregory.clement@free-electrons.com>
10 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
11 *
Stefan Roeseac5efba2015-08-31 07:33:57 +020012 * Note: this Device Tree assumes that the bootloader has remapped the
13 * internal registers to 0xf1000000 (instead of the default
14 * 0xd0000000). The 0xf1000000 is the default used by the recent,
15 * DT-capable, U-Boot bootloaders provided by Marvell. Some earlier
16 * boards were delivered with an older version of the bootloader that
17 * left internal registers mapped at 0xd0000000. If you are in this
18 * situation, you should either update your bootloader (preferred
19 * solution) or the below Device Tree should be adjusted.
20 */
21
22/dts-v1/;
23#include <dt-bindings/gpio/gpio.h>
24#include "armada-xp-mv78460.dtsi"
25
26/ {
27 model = "Marvell Armada XP Development Board DB-MV784MP-GP";
28 compatible = "marvell,axp-gp", "marvell,armadaxp-mv78460", "marvell,armadaxp", "marvell,armada-370-xp";
29
30 chosen {
31 stdout-path = "serial0:115200n8";
32 };
33
Chris Packham7d64c8f2019-02-16 11:48:58 +130034 memory@0 {
Stefan Roeseac5efba2015-08-31 07:33:57 +020035 device_type = "memory";
36 /*
37 * 8 GB of plug-in RAM modules by default.The amount
38 * of memory available can be changed by the
39 * bootloader according the size of the module
40 * actually plugged. However, memory between
41 * 0xF0000000 to 0xFFFFFFFF cannot be used, as it is
42 * the address range used for I/O (internal registers,
43 * MBus windows).
44 */
45 reg = <0x00000000 0x00000000 0x00000000 0xf0000000>,
46 <0x00000001 0x00000000 0x00000001 0x00000000>;
47 };
48
49 cpus {
50 pm_pic {
51 ctrl-gpios = <&gpio0 16 GPIO_ACTIVE_LOW>,
52 <&gpio0 17 GPIO_ACTIVE_LOW>,
53 <&gpio0 18 GPIO_ACTIVE_LOW>;
54 };
55 };
56
57 soc {
58 ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
59 MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
Chris Packham7d64c8f2019-02-16 11:48:58 +130060 MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
61 MBUS_ID(0x09, 0x09) 0 0 0xf1100000 0x10000
62 MBUS_ID(0x09, 0x05) 0 0 0xf1110000 0x10000
63 MBUS_ID(0x0c, 0x04) 0 0 0xf1200000 0x100000>;
Stefan Roeseac5efba2015-08-31 07:33:57 +020064
65 devbus-bootcs {
66 status = "okay";
67
68 /* Device Bus parameters are required */
69
70 /* Read parameters */
71 devbus,bus-width = <16>;
72 devbus,turn-off-ps = <60000>;
73 devbus,badr-skew-ps = <0>;
74 devbus,acc-first-ps = <124000>;
75 devbus,acc-next-ps = <248000>;
76 devbus,rd-setup-ps = <0>;
77 devbus,rd-hold-ps = <0>;
78
79 /* Write parameters */
80 devbus,sync-enable = <0>;
81 devbus,wr-high-ps = <60000>;
82 devbus,wr-low-ps = <60000>;
83 devbus,ale-wr-ps = <60000>;
84
85 /* NOR 16 MiB */
86 nor@0 {
87 compatible = "cfi-flash";
88 reg = <0 0x1000000>;
89 bank-width = <2>;
90 };
91 };
92
Stefan Roeseac5efba2015-08-31 07:33:57 +020093 internal-regs {
94 serial@12000 {
95 status = "okay";
Stefan Roeseac5efba2015-08-31 07:33:57 +020096 };
97 serial@12100 {
98 status = "okay";
99 };
100 serial@12200 {
101 status = "okay";
102 };
103 serial@12300 {
104 status = "okay";
105 };
106 pinctrl {
107 pinctrl-0 = <&pic_pins>;
108 pinctrl-names = "default";
109 pic_pins: pic-pins-0 {
110 marvell,pins = "mpp16", "mpp17",
111 "mpp18";
112 marvell,function = "gpio";
113 };
114 };
115 sata@a0000 {
116 nr-ports = <2>;
117 status = "okay";
118 };
119
Stefan Roeseac5efba2015-08-31 07:33:57 +0200120 ethernet@70000 {
121 status = "okay";
122 phy = <&phy0>;
123 phy-mode = "qsgmii";
Chris Packham7d64c8f2019-02-16 11:48:58 +1300124 buffer-manager = <&bm>;
125 bm,pool-long = <0>;
Stefan Roeseac5efba2015-08-31 07:33:57 +0200126 };
127 ethernet@74000 {
128 status = "okay";
129 phy = <&phy1>;
130 phy-mode = "qsgmii";
Chris Packham7d64c8f2019-02-16 11:48:58 +1300131 buffer-manager = <&bm>;
132 bm,pool-long = <1>;
Stefan Roeseac5efba2015-08-31 07:33:57 +0200133 };
134 ethernet@30000 {
135 status = "okay";
136 phy = <&phy2>;
137 phy-mode = "qsgmii";
Chris Packham7d64c8f2019-02-16 11:48:58 +1300138 buffer-manager = <&bm>;
139 bm,pool-long = <2>;
Stefan Roeseac5efba2015-08-31 07:33:57 +0200140 };
141 ethernet@34000 {
142 status = "okay";
143 phy = <&phy3>;
144 phy-mode = "qsgmii";
Chris Packham7d64c8f2019-02-16 11:48:58 +1300145 buffer-manager = <&bm>;
146 bm,pool-long = <3>;
Stefan Roeseac5efba2015-08-31 07:33:57 +0200147 };
148
149 /* Front-side USB slot */
150 usb@50000 {
151 status = "okay";
152 };
153
154 /* Back-side USB slot */
155 usb@51000 {
156 status = "okay";
157 };
158
Chris Packham7d64c8f2019-02-16 11:48:58 +1300159 bm@c0000 {
Stefan Roeseac5efba2015-08-31 07:33:57 +0200160 status = "okay";
Stefan Roeseac5efba2015-08-31 07:33:57 +0200161 };
162
163 nand@d0000 {
164 status = "okay";
Chris Packham7d64c8f2019-02-16 11:48:58 +1300165 label = "pxa3xx_nand-0";
Stefan Roeseac5efba2015-08-31 07:33:57 +0200166 num-cs = <1>;
167 marvell,nand-keep-config;
Stefan Roeseac5efba2015-08-31 07:33:57 +0200168 nand-on-flash-bbt;
169 };
170 };
Chris Packham7d64c8f2019-02-16 11:48:58 +1300171
172 bm-bppi {
173 status = "okay";
174 };
Stefan Roeseac5efba2015-08-31 07:33:57 +0200175 };
176};
Chris Packham7d64c8f2019-02-16 11:48:58 +1300177
178&pciec {
179 status = "okay";
180
181 /*
182 * The 3 slots are physically present as
183 * standard PCIe slots on the board.
184 */
185 pcie@1,0 {
186 /* Port 0, Lane 0 */
187 status = "okay";
188 };
189 pcie@9,0 {
190 /* Port 2, Lane 0 */
191 status = "okay";
192 };
193 pcie@a,0 {
194 /* Port 3, Lane 0 */
195 status = "okay";
196 };
197};
198
199&mdio {
200 phy0: ethernet-phy@0 {
201 reg = <16>;
202 };
203
204 phy1: ethernet-phy@1 {
205 reg = <17>;
206 };
207
208 phy2: ethernet-phy@2 {
209 reg = <18>;
210 };
211
212 phy3: ethernet-phy@3 {
213 reg = <19>;
214 };
215};
216
217&spi0 {
218 status = "okay";
219
220 spi-flash@0 {
221 #address-cells = <1>;
222 #size-cells = <1>;
223 compatible = "n25q128a13", "jedec,spi-nor";
224 reg = <0>; /* Chip select 0 */
225 spi-max-frequency = <108000000>;
226 };
227};