blob: 9741ca5fc992bbec24445593147536109c527a81 [file] [log] [blame]
Thomas Weber276ffbd2012-01-28 09:25:46 +00001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2012
8 * Corscience GmbH & Co. KG
9 * Thomas Weber <weber@corscience.de>
10 *
11 * Configuration settings for the Tricorder board.
12 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Thomas Weber276ffbd2012-01-28 09:25:46 +000014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
20#define CONFIG_OMAP /* in a TI OMAP core */
Thomas Weber276ffbd2012-01-28 09:25:46 +000021
Tom Rini48157342017-01-25 20:42:35 -050022#define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
Thomas Weber276ffbd2012-01-28 09:25:46 +000023/*
24 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
25 * 64 bytes before this address should be set aside for u-boot.img's
26 * header. That is 0x800FFFC0--0x80100000 should not be used for any
27 * other needs.
28 */
29#define CONFIG_SYS_TEXT_BASE 0x80100000
30
31#define CONFIG_SDRC /* The chip has SDRC controller */
32
33#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050034#include <asm/arch/omap.h>
Thomas Weber276ffbd2012-01-28 09:25:46 +000035
Thomas Weber276ffbd2012-01-28 09:25:46 +000036/* Clock Defines */
37#define V_OSCK 26000000 /* Clock output from T2 */
38#define V_SCLK (V_OSCK >> 1)
39
Thomas Weber276ffbd2012-01-28 09:25:46 +000040#define CONFIG_MISC_INIT_R
41
42#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
43#define CONFIG_SETUP_MEMORY_TAGS
44#define CONFIG_INITRD_TAG
45#define CONFIG_REVISION_TAG
46
Thomas Weber276ffbd2012-01-28 09:25:46 +000047/* Size of malloc() pool */
Bernhard Walle183cbc92012-04-03 00:37:03 +000048#define CONFIG_SYS_MALLOC_LEN (1024*1024)
Thomas Weber276ffbd2012-01-28 09:25:46 +000049
50/* Hardware drivers */
51
Andreas Bießmann65c8f2c2013-09-06 15:04:53 +020052/* GPIO support */
53#define CONFIG_OMAP_GPIO
54
Andreas Bießmann5e234042014-04-10 12:52:51 +020055/* GPIO banks */
56#define CONFIG_OMAP3_GPIO_2 /* GPIO32..63 are in GPIO bank 2 */
57
Andreas Bießmann5b4fe542013-09-06 15:04:54 +020058/* LED support */
Andreas Bießmann5b4fe542013-09-06 15:04:54 +020059
Thomas Weber276ffbd2012-01-28 09:25:46 +000060/* NS16550 Configuration */
Thomas Weber276ffbd2012-01-28 09:25:46 +000061#define CONFIG_SYS_NS16550_SERIAL
62#define CONFIG_SYS_NS16550_REG_SIZE (-4)
63#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
64
65/* select serial console configuration */
66#define CONFIG_CONS_INDEX 3
67#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
68#define CONFIG_SERIAL3 3
Thomas Weber276ffbd2012-01-28 09:25:46 +000069#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
70 115200}
71
Thomas Weber276ffbd2012-01-28 09:25:46 +000072/* I2C */
Heiko Schocherf53f2b82013-10-22 11:03:18 +020073#define CONFIG_SYS_I2C
74#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
75#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
76#define CONFIG_SYS_I2C_OMAP34XX
77
Andreas Bießmann01a3f532013-09-06 15:04:52 +020078
79/* EEPROM */
Andreas Bießmann01a3f532013-09-06 15:04:52 +020080#define CONFIG_CMD_EEPROM
81#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
82#define CONFIG_SYS_EEPROM_BUS_NUM 1
Thomas Weber276ffbd2012-01-28 09:25:46 +000083
84/* TWL4030 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000085#define CONFIG_TWL4030_LED
86
87/* Board NAND Info */
Thomas Weber276ffbd2012-01-28 09:25:46 +000088#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Andreas Bießmannda6087a2013-09-06 15:04:47 +020089#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
90#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
91 "128k(SPL)," \
92 "1m(u-boot)," \
93 "384k(u-boot-env1)," \
94 "1152k(mtdoops)," \
95 "384k(u-boot-env2)," \
96 "5m(kernel)," \
97 "2m(fdt)," \
98 "-(ubi)"
Thomas Weber276ffbd2012-01-28 09:25:46 +000099
100#define CONFIG_NAND_OMAP_GPMC
101#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
102 /* to access nand */
103#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
104 /* to access nand at */
105 /* CS0 */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000106#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
107 /* devices */
Andreas Bießmannbbf8c932013-04-02 06:05:58 +0000108#define CONFIG_BCH
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +0530109#define CONFIG_SYS_NAND_MAX_OOBFREE 2
110#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Thomas Weber276ffbd2012-01-28 09:25:46 +0000111
112/* commands to include */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000113#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
114#define CONFIG_CMD_NAND /* NAND support */
115#define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */
Bernhard Walle183cbc92012-04-03 00:37:03 +0000116#define CONFIG_CMD_UBIFS /* UBIFS commands */
117#define CONFIG_LZO /* LZO is needed for UBIFS */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000118
Thomas Weber276ffbd2012-01-28 09:25:46 +0000119#undef CONFIG_CMD_JFFS2 /* JFFS2 Support */
120
121/* needed for ubi */
122#define CONFIG_RBTREE
123#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
124#define CONFIG_MTD_PARTITIONS
125
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200126/* Environment information (this is the common part) */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000127
Thomas Weber276ffbd2012-01-28 09:25:46 +0000128
Andreas Bießmann65c8f2c2013-09-06 15:04:53 +0200129/* hang() the board on panic() */
130#define CONFIG_PANIC_HANG
131
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200132/* environment placement (for NAND), is different for FLASHCARD but does not
133 * harm there */
134#define CONFIG_ENV_OFFSET 0x120000 /* env start */
135#define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
136#define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */
137#define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
138
Andreas Bießmann90071f92013-09-06 15:04:48 +0200139/* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
140 * value can not be used here! */
141#define CONFIG_LOADADDR 0x82000000
142
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200143#define CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000144 "console=ttyO2,115200n8\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000145 "mmcdev=0\0" \
Thomas Weberc9279302013-09-06 15:04:46 +0200146 "vram=3M\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000147 "defaultdisplay=lcd\0" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200148 "kernelopts=mtdoops.mtddev=3\0" \
Andreas Bießmannce19bed2013-09-06 15:04:51 +0200149 "mtdparts=" MTDPARTS_DEFAULT "\0" \
150 "mtdids=" MTDIDS_DEFAULT "\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000151 "commonargs=" \
152 "setenv bootargs console=${console} " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200153 "${mtdparts} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200154 "${kernelopts} " \
155 "vt.global_cursor_default=0 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000156 "vram=${vram} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200157 "omapdss.def_disp=${defaultdisplay}\0"
158
159#define CONFIG_BOOTCOMMAND "run autoboot"
160
161/* specific environment settings for different use cases
162 * FLASHCARD: used to run a rdimage from sdcard to program the device
163 * 'NORMAL': used to boot kernel from sdcard, nand, ...
164 *
165 * The main aim for the FLASHCARD skin is to have an embedded environment
166 * which will not be influenced by any data already on the device.
167 */
168#ifdef CONFIG_FLASHCARD
169
170#define CONFIG_ENV_IS_NOWHERE
171
172/* the rdaddr is 16 MiB before the loadaddr */
173#define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
174
175#define CONFIG_EXTRA_ENV_SETTINGS \
176 CONFIG_COMMON_ENV_SETTINGS \
177 CONFIG_ENV_RDADDR \
178 "autoboot=" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200179 "run commonargs; " \
180 "setenv bootargs ${bootargs} " \
181 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
182 "rdinit=/sbin/init; " \
183 "mmc dev ${mmcdev}; mmc rescan; " \
184 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
185 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
186 "bootm ${loadaddr} ${rdaddr}\0"
187
188#else /* CONFIG_FLASHCARD */
189
190#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
191
192#define CONFIG_ENV_IS_IN_NAND
193
194#define CONFIG_EXTRA_ENV_SETTINGS \
195 CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000196 "mmcargs=" \
197 "run commonargs; " \
198 "setenv bootargs ${bootargs} " \
199 "root=/dev/mmcblk0p2 " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200200 "rootwait " \
201 "rw\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000202 "nandargs=" \
203 "run commonargs; " \
204 "setenv bootargs ${bootargs} " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000205 "root=ubi0:root " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200206 "ubi.mtd=7 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000207 "rootfstype=ubifs " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200208 "ro\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000209 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000210 "bootscript=echo Running bootscript from mmc ...; " \
211 "source ${loadaddr}\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000212 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000213 "mmcboot=echo Booting from mmc ...; " \
214 "run mmcargs; " \
215 "bootm ${loadaddr}\0" \
Andreas Bießmannce19bed2013-09-06 15:04:51 +0200216 "loaduimage_ubi=ubi part ubi; " \
Joe Hershberger108458a2012-11-01 16:54:18 +0000217 "ubifsmount ubi:root; " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000218 "ubifsload ${loadaddr} /boot/uImage\0" \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200219 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000220 "nandboot=echo Booting from nand ...; " \
221 "run nandargs; " \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200222 "run loaduimage_nand; " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000223 "bootm ${loadaddr}\0" \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000224 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000225 "if run loadbootscript; then " \
226 "run bootscript; " \
227 "else " \
228 "if run loaduimage; then " \
229 "run mmcboot; " \
230 "else run nandboot; " \
231 "fi; " \
232 "fi; " \
233 "else run nandboot; fi\0"
234
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200235#endif /* CONFIG_FLASHCARD */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000236
237/* Miscellaneous configurable options */
238#define CONFIG_SYS_LONGHELP /* undef to save memory */
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200239#define CONFIG_CMDLINE_EDITING /* enable cmdline history */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000240#define CONFIG_AUTO_COMPLETE
Thomas Weber276ffbd2012-01-28 09:25:46 +0000241#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
242/* Print Buffer Size */
243#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
244 sizeof(CONFIG_SYS_PROMPT) + 16)
245#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
246
247/* Boot Argument Buffer Size */
248#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
249
Thomas Webere2406c12013-09-06 15:04:56 +0200250#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000251#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Thomas Webere2406c12013-09-06 15:04:56 +0200252 0x07000000) /* 112 MB */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000253
254#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
255
256/*
257 * OMAP3 has 12 GP timers, they can be driven by the system clock
258 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
259 * This rate is divided by a local divisor.
260 */
261#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
262#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000263
Thomas Weber276ffbd2012-01-28 09:25:46 +0000264/* Physical Memory Map */
265#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
266#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Thomas Weber276ffbd2012-01-28 09:25:46 +0000267#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
268
269/* NAND and environment organization */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000270#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
271
Thomas Weber276ffbd2012-01-28 09:25:46 +0000272#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
273#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
274#define CONFIG_SYS_INIT_RAM_SIZE 0x800
275#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
276 CONFIG_SYS_INIT_RAM_SIZE - \
277 GENERATED_GBL_DATA_SIZE)
278
279/* SRAM config */
280#define CONFIG_SYS_SRAM_START 0x40200000
281#define CONFIG_SYS_SRAM_SIZE 0x10000
282
283/* Defines for SPL */
Tom Rini28591df2012-08-13 12:03:19 -0700284#define CONFIG_SPL_FRAMEWORK
Thomas Weber276ffbd2012-01-28 09:25:46 +0000285#define CONFIG_SPL_NAND_SIMPLE
286
Tom Rini919b4622012-05-08 07:29:32 +0000287#define CONFIG_SPL_BOARD_INIT
Scott Woodc352a0c2012-09-20 19:09:07 -0500288#define CONFIG_SPL_NAND_BASE
289#define CONFIG_SPL_NAND_DRIVERS
290#define CONFIG_SPL_NAND_ECC
Tom Rini28eec372016-11-07 21:34:54 -0500291#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200292#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100293#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Thomas Weber276ffbd2012-01-28 09:25:46 +0000294
295#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinicfff4aa2016-08-26 13:30:43 -0400296#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
297 CONFIG_SPL_TEXT_BASE)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000298
299#define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
300#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
301
302/* NAND boot config */
303#define CONFIG_SYS_NAND_5_ADDR_CYCLE
304#define CONFIG_SYS_NAND_PAGE_COUNT 64
305#define CONFIG_SYS_NAND_PAGE_SIZE 2048
306#define CONFIG_SYS_NAND_OOBSIZE 64
307#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
308#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
Andreas Bießmann6bf0b1a2014-04-10 12:52:52 +0200309#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
310 13, 14, 16, 17, 18, 19, 20, 21, 22, \
311 23, 24, 25, 26, 27, 28, 30, 31, 32, \
312 33, 34, 35, 36, 37, 38, 39, 40, 41, \
313 42, 44, 45, 46, 47, 48, 49, 50, 51, \
314 52, 53, 54, 55, 56}
Thomas Weber276ffbd2012-01-28 09:25:46 +0000315
316#define CONFIG_SYS_NAND_ECCSIZE 512
Andreas Bießmannbbf8c932013-04-02 06:05:58 +0000317#define CONFIG_SYS_NAND_ECCBYTES 13
pekon gupta3ef49732013-11-18 19:03:01 +0530318#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
Thomas Weber276ffbd2012-01-28 09:25:46 +0000319
Thomas Weber276ffbd2012-01-28 09:25:46 +0000320#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
321
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200322#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
323#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000324
325#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
326#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
327
Thomas Webere2406c12013-09-06 15:04:56 +0200328#define CONFIG_SYS_ALT_MEMTEST
329#define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000330#endif /* __CONFIG_H */