blob: 63a061354e4b7d40aa181692252eaf4dc5945c87 [file] [log] [blame]
Simon Glass30a41212016-05-05 07:28:12 -06001/*
2 * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
3 * applies to AT91SAM9G45, AT91SAM9M10,
4 * AT91SAM9G46, AT91SAM9M11 SoC
5 *
6 * Copyright (C) 2011 Atmel,
7 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
12#include "skeleton.dtsi"
13#include <dt-bindings/dma/at91.h>
14#include <dt-bindings/pinctrl/at91.h>
15#include <dt-bindings/interrupt-controller/irq.h>
16#include <dt-bindings/gpio/gpio.h>
17#include <dt-bindings/clock/at91.h>
18
19/ {
20 model = "Atmel AT91SAM9G45 family SoC";
21 compatible = "atmel,at91sam9g45";
22 interrupt-parent = <&aic>;
23
24 aliases {
25 serial0 = &dbgu;
26 serial1 = &usart0;
27 serial2 = &usart1;
28 serial3 = &usart2;
29 serial4 = &usart3;
30 gpio0 = &pioA;
31 gpio1 = &pioB;
32 gpio2 = &pioC;
33 gpio3 = &pioD;
34 gpio4 = &pioE;
35 tcb0 = &tcb0;
36 tcb1 = &tcb1;
37 i2c0 = &i2c0;
38 i2c1 = &i2c1;
39 ssc0 = &ssc0;
40 ssc1 = &ssc1;
41 pwm0 = &pwm0;
42 };
43 cpus {
Simon Glass30a41212016-05-05 07:28:12 -060044 cpu {
45 compatible = "arm,arm926ej-s";
46 device_type = "cpu";
47 };
48 };
49
50 memory {
51 reg = <0x70000000 0x10000000>;
52 };
53
54 clocks {
55 slow_xtal: slow_xtal {
56 compatible = "fixed-clock";
57 #clock-cells = <0>;
58 clock-frequency = <0>;
59 };
60
61 main_xtal: main_xtal {
62 compatible = "fixed-clock";
63 #clock-cells = <0>;
64 clock-frequency = <0>;
65 };
66
67 adc_op_clk: adc_op_clk{
68 compatible = "fixed-clock";
69 #clock-cells = <0>;
70 clock-frequency = <300000>;
71 };
72 };
73
74 sram: sram@00300000 {
75 compatible = "mmio-sram";
76 reg = <0x00300000 0x10000>;
77 };
78
79 ahb {
80 compatible = "simple-bus";
81 #address-cells = <1>;
82 #size-cells = <1>;
83 ranges;
Simon Glassd3a98cb2023-02-13 08:56:33 -070084 bootph-all;
Simon Glass30a41212016-05-05 07:28:12 -060085
86 apb {
87 compatible = "simple-bus";
88 #address-cells = <1>;
89 #size-cells = <1>;
90 ranges;
Simon Glassd3a98cb2023-02-13 08:56:33 -070091 bootph-all;
Simon Glass30a41212016-05-05 07:28:12 -060092
93 aic: interrupt-controller@fffff000 {
94 #interrupt-cells = <3>;
95 compatible = "atmel,at91rm9200-aic";
96 interrupt-controller;
97 reg = <0xfffff000 0x200>;
98 atmel,external-irqs = <31>;
99 };
100
101 ramc0: ramc@ffffe400 {
102 compatible = "atmel,at91sam9g45-ddramc";
103 reg = <0xffffe400 0x200>;
104 clocks = <&ddrck>;
105 clock-names = "ddrck";
106 };
107
108 ramc1: ramc@ffffe600 {
109 compatible = "atmel,at91sam9g45-ddramc";
110 reg = <0xffffe600 0x200>;
111 clocks = <&ddrck>;
112 clock-names = "ddrck";
113 };
114
115 pmc: pmc@fffffc00 {
116 compatible = "atmel,at91sam9g45-pmc", "syscon";
117 reg = <0xfffffc00 0x100>;
118 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
119 interrupt-controller;
120 #address-cells = <1>;
121 #size-cells = <0>;
122 #interrupt-cells = <1>;
Simon Glassd3a98cb2023-02-13 08:56:33 -0700123 bootph-all;
Simon Glass30a41212016-05-05 07:28:12 -0600124
125 main_osc: main_osc {
126 compatible = "atmel,at91rm9200-clk-main-osc";
127 #clock-cells = <0>;
128 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
129 clocks = <&main_xtal>;
130 };
131
132 main: mainck {
133 compatible = "atmel,at91rm9200-clk-main";
134 #clock-cells = <0>;
135 clocks = <&main_osc>;
136 };
137
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800138 plla: pllack@0 {
Simon Glass30a41212016-05-05 07:28:12 -0600139 compatible = "atmel,at91rm9200-clk-pll";
140 #clock-cells = <0>;
141 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
142 clocks = <&main>;
143 reg = <0>;
144 atmel,clk-input-range = <2000000 32000000>;
145 #atmel,pll-clk-output-range-cells = <4>;
146 atmel,pll-clk-output-ranges = <745000000 800000000 0 0
147 695000000 750000000 1 0
148 645000000 700000000 2 0
149 595000000 650000000 3 0
150 545000000 600000000 0 1
151 495000000 555000000 1 1
152 445000000 500000000 2 1
153 400000000 450000000 3 1>;
154 };
155
156 plladiv: plladivck {
157 compatible = "atmel,at91sam9x5-clk-plldiv";
158 #clock-cells = <0>;
159 clocks = <&plla>;
160 };
161
162 utmi: utmick {
163 compatible = "atmel,at91sam9x5-clk-utmi";
164 #clock-cells = <0>;
165 interrupts-extended = <&pmc AT91_PMC_LOCKU>;
166 clocks = <&main>;
167 };
168
169 mck: masterck {
170 compatible = "atmel,at91rm9200-clk-master";
171 #clock-cells = <0>;
172 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
173 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
174 atmel,clk-output-range = <0 133333333>;
175 atmel,clk-divisors = <1 2 4 3>;
Simon Glassd3a98cb2023-02-13 08:56:33 -0700176 bootph-all;
Simon Glass30a41212016-05-05 07:28:12 -0600177 };
178
179 usb: usbck {
180 compatible = "atmel,at91sam9x5-clk-usb";
181 #clock-cells = <0>;
182 clocks = <&plladiv>, <&utmi>;
183 };
184
185 prog: progck {
186 compatible = "atmel,at91sam9g45-clk-programmable";
187 #address-cells = <1>;
188 #size-cells = <0>;
189 interrupt-parent = <&pmc>;
190 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
191
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800192 prog0: prog@0 {
Simon Glass30a41212016-05-05 07:28:12 -0600193 #clock-cells = <0>;
194 reg = <0>;
195 interrupts = <AT91_PMC_PCKRDY(0)>;
196 };
197
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800198 prog1: prog@1 {
Simon Glass30a41212016-05-05 07:28:12 -0600199 #clock-cells = <0>;
200 reg = <1>;
201 interrupts = <AT91_PMC_PCKRDY(1)>;
202 };
203 };
204
205 systemck {
206 compatible = "atmel,at91rm9200-clk-system";
207 #address-cells = <1>;
208 #size-cells = <0>;
209
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800210 ddrck: ddrck@2 {
Simon Glass30a41212016-05-05 07:28:12 -0600211 #clock-cells = <0>;
212 reg = <2>;
213 clocks = <&mck>;
214 };
215
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800216 uhpck: uhpck@6 {
Simon Glass30a41212016-05-05 07:28:12 -0600217 #clock-cells = <0>;
218 reg = <6>;
219 clocks = <&usb>;
220 };
221
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800222 pck0: pck0@8 {
Simon Glass30a41212016-05-05 07:28:12 -0600223 #clock-cells = <0>;
224 reg = <8>;
225 clocks = <&prog0>;
226 };
227
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800228 pck1: pck1@9 {
Simon Glass30a41212016-05-05 07:28:12 -0600229 #clock-cells = <0>;
230 reg = <9>;
231 clocks = <&prog1>;
232 };
233 };
234
235 periphck {
236 compatible = "atmel,at91rm9200-clk-peripheral";
237 #address-cells = <1>;
238 #size-cells = <0>;
239 clocks = <&mck>;
240
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800241 pioA_clk: pioA_clk@2 {
Simon Glass30a41212016-05-05 07:28:12 -0600242 #clock-cells = <0>;
243 reg = <2>;
244 };
245
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800246 pioB_clk: pioB_clk@3 {
Simon Glass30a41212016-05-05 07:28:12 -0600247 #clock-cells = <0>;
248 reg = <3>;
249 };
250
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800251 pioC_clk: pioC_clk@4 {
Simon Glass30a41212016-05-05 07:28:12 -0600252 #clock-cells = <0>;
253 reg = <4>;
254 };
255
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800256 pioDE_clk: pioDE_clk@5 {
Simon Glass30a41212016-05-05 07:28:12 -0600257 #clock-cells = <0>;
258 reg = <5>;
259 };
260
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800261 trng_clk: trng_clk@6 {
Simon Glass30a41212016-05-05 07:28:12 -0600262 #clock-cells = <0>;
263 reg = <6>;
264 };
265
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800266 usart0_clk: usart0_clk@7 {
Simon Glass30a41212016-05-05 07:28:12 -0600267 #clock-cells = <0>;
268 reg = <7>;
269 };
270
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800271 usart1_clk: usart1_clk@8 {
Simon Glass30a41212016-05-05 07:28:12 -0600272 #clock-cells = <0>;
273 reg = <8>;
274 };
275
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800276 usart2_clk: usart2_clk@9 {
Simon Glass30a41212016-05-05 07:28:12 -0600277 #clock-cells = <0>;
278 reg = <9>;
279 };
280
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800281 usart3_clk: usart3_clk@10 {
Simon Glass30a41212016-05-05 07:28:12 -0600282 #clock-cells = <0>;
283 reg = <10>;
284 };
285
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800286 mci0_clk: mci0_clk@11 {
Simon Glass30a41212016-05-05 07:28:12 -0600287 #clock-cells = <0>;
288 reg = <11>;
289 };
290
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800291 twi0_clk: twi0_clk@12 {
Simon Glass30a41212016-05-05 07:28:12 -0600292 #clock-cells = <0>;
293 reg = <12>;
294 };
295
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800296 twi1_clk: twi1_clk@13 {
Simon Glass30a41212016-05-05 07:28:12 -0600297 #clock-cells = <0>;
298 reg = <13>;
299 };
300
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800301 spi0_clk: spi0_clk@14 {
Simon Glass30a41212016-05-05 07:28:12 -0600302 #clock-cells = <0>;
303 reg = <14>;
304 };
305
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800306 spi1_clk: spi1_clk@15 {
Simon Glass30a41212016-05-05 07:28:12 -0600307 #clock-cells = <0>;
308 reg = <15>;
309 };
310
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800311 ssc0_clk: ssc0_clk@16 {
Simon Glass30a41212016-05-05 07:28:12 -0600312 #clock-cells = <0>;
313 reg = <16>;
314 };
315
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800316 ssc1_clk: ssc1_clk@17 {
Simon Glass30a41212016-05-05 07:28:12 -0600317 #clock-cells = <0>;
318 reg = <17>;
319 };
320
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800321 tcb0_clk: tcb0_clk@18 {
Simon Glass30a41212016-05-05 07:28:12 -0600322 #clock-cells = <0>;
323 reg = <18>;
324 };
325
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800326 pwm_clk: pwm_clk@19 {
Simon Glass30a41212016-05-05 07:28:12 -0600327 #clock-cells = <0>;
328 reg = <19>;
329 };
330
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800331 adc_clk: adc_clk@20 {
Simon Glass30a41212016-05-05 07:28:12 -0600332 #clock-cells = <0>;
333 reg = <20>;
334 };
335
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800336 dma0_clk: dma0_clk@21 {
Simon Glass30a41212016-05-05 07:28:12 -0600337 #clock-cells = <0>;
338 reg = <21>;
339 };
340
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800341 uhphs_clk: uhphs_clk@22 {
Simon Glass30a41212016-05-05 07:28:12 -0600342 #clock-cells = <0>;
343 reg = <22>;
344 };
345
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800346 lcd_clk: lcd_clk@23 {
Simon Glass30a41212016-05-05 07:28:12 -0600347 #clock-cells = <0>;
348 reg = <23>;
349 };
350
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800351 ac97_clk: ac97_clk@24 {
Simon Glass30a41212016-05-05 07:28:12 -0600352 #clock-cells = <0>;
353 reg = <24>;
354 };
355
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800356 macb0_clk: macb0_clk@25 {
Simon Glass30a41212016-05-05 07:28:12 -0600357 #clock-cells = <0>;
358 reg = <25>;
359 };
360
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800361 isi_clk: isi_clk@26 {
Simon Glass30a41212016-05-05 07:28:12 -0600362 #clock-cells = <0>;
363 reg = <26>;
364 };
365
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800366 udphs_clk: udphs_clk@27 {
Simon Glass30a41212016-05-05 07:28:12 -0600367 #clock-cells = <0>;
368 reg = <27>;
369 };
370
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800371 aestdessha_clk: aestdessha_clk@28 {
Simon Glass30a41212016-05-05 07:28:12 -0600372 #clock-cells = <0>;
373 reg = <28>;
374 };
375
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800376 mci1_clk: mci1_clk@29 {
Simon Glass30a41212016-05-05 07:28:12 -0600377 #clock-cells = <0>;
378 reg = <29>;
379 };
380
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800381 vdec_clk: vdec_clk@30 {
Simon Glass30a41212016-05-05 07:28:12 -0600382 #clock-cells = <0>;
383 reg = <30>;
384 };
385 };
386 };
387
388 rstc@fffffd00 {
389 compatible = "atmel,at91sam9g45-rstc";
390 reg = <0xfffffd00 0x10>;
391 clocks = <&clk32k>;
392 };
393
394 pit: timer@fffffd30 {
395 compatible = "atmel,at91sam9260-pit";
396 reg = <0xfffffd30 0xf>;
397 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
398 clocks = <&mck>;
399 };
400
401
402 shdwc@fffffd10 {
403 compatible = "atmel,at91sam9rl-shdwc";
404 reg = <0xfffffd10 0x10>;
405 clocks = <&clk32k>;
406 };
407
408 tcb0: timer@fff7c000 {
409 compatible = "atmel,at91rm9200-tcb";
410 reg = <0xfff7c000 0x100>;
411 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
412 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>, <&clk32k>;
413 clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
414 };
415
416 tcb1: timer@fffd4000 {
417 compatible = "atmel,at91rm9200-tcb";
418 reg = <0xfffd4000 0x100>;
419 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
420 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>, <&clk32k>;
421 clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
422 };
423
424 dma: dma-controller@ffffec00 {
425 compatible = "atmel,at91sam9g45-dma";
426 reg = <0xffffec00 0x200>;
427 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
428 #dma-cells = <2>;
429 clocks = <&dma0_clk>;
430 clock-names = "dma_clk";
431 };
432
433 pinctrl@fffff200 {
434 #address-cells = <1>;
435 #size-cells = <1>;
436 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
437 ranges = <0xfffff200 0xfffff200 0xa00>;
Simon Glassd3a98cb2023-02-13 08:56:33 -0700438 bootph-all;
Simon Glass30a41212016-05-05 07:28:12 -0600439
440 atmel,mux-mask = <
441 /* A B */
442 0xffffffff 0xffc003ff /* pioA */
443 0xffffffff 0x800f8f00 /* pioB */
444 0xffffffff 0x00000e00 /* pioC */
445 0xffffffff 0xff0c1381 /* pioD */
446 0xffffffff 0x81ffff81 /* pioE */
447 >;
448
449 /* shared pinctrl settings */
450 adc0 {
451 pinctrl_adc0_adtrg: adc0_adtrg {
452 atmel,pins = <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
453 };
454 pinctrl_adc0_ad0: adc0_ad0 {
455 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
456 };
457 pinctrl_adc0_ad1: adc0_ad1 {
458 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
459 };
460 pinctrl_adc0_ad2: adc0_ad2 {
461 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
462 };
463 pinctrl_adc0_ad3: adc0_ad3 {
464 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
465 };
466 pinctrl_adc0_ad4: adc0_ad4 {
467 atmel,pins = <AT91_PIOD 24 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
468 };
469 pinctrl_adc0_ad5: adc0_ad5 {
470 atmel,pins = <AT91_PIOD 25 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
471 };
472 pinctrl_adc0_ad6: adc0_ad6 {
473 atmel,pins = <AT91_PIOD 26 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
474 };
475 pinctrl_adc0_ad7: adc0_ad7 {
476 atmel,pins = <AT91_PIOD 27 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
477 };
478 };
479
480 dbgu {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700481 bootph-all;
Simon Glass30a41212016-05-05 07:28:12 -0600482 pinctrl_dbgu: dbgu-0 {
483 atmel,pins =
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800484 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
485 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;
Simon Glass30a41212016-05-05 07:28:12 -0600486 };
487 };
488
489 i2c0 {
490 pinctrl_i2c0: i2c0-0 {
491 atmel,pins =
492 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA21 periph A TWCK0 */
493 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A TWD0 */
494 };
495 };
496
497 i2c1 {
498 pinctrl_i2c1: i2c1-0 {
499 atmel,pins =
500 <AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A TWCK1 */
501 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A TWD1 */
502 };
503 };
504
505 isi {
506 pinctrl_isi_data_0_7: isi-0-data-0-7 {
507 atmel,pins =
508 <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* D0 */
509 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* D1 */
510 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* D2 */
511 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* D3 */
512 AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* D4 */
513 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* D5 */
514 AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* D6 */
515 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* D7 */
516 AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PCK */
517 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* VSYNC */
518 AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* HSYNC */
519 };
520
521 pinctrl_isi_data_8_9: isi-0-data-8-9 {
522 atmel,pins =
523 <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* D8 */
524 AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* D9 */
525 };
526
527 pinctrl_isi_data_10_11: isi-0-data-10-11 {
528 atmel,pins =
529 <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* D10 */
530 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* D11 */
531 };
532 };
533
534 usart0 {
535 pinctrl_usart0: usart0-0 {
536 atmel,pins =
537 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
538 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
539 };
540
541 pinctrl_usart0_rts: usart0_rts-0 {
542 atmel,pins =
543 <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
544 };
545
546 pinctrl_usart0_cts: usart0_cts-0 {
547 atmel,pins =
548 <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
549 };
550 };
551
552 uart1 {
553 pinctrl_usart1: usart1-0 {
554 atmel,pins =
555 <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
556 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
557 };
558
559 pinctrl_usart1_rts: usart1_rts-0 {
560 atmel,pins =
561 <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
562 };
563
564 pinctrl_usart1_cts: usart1_cts-0 {
565 atmel,pins =
566 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
567 };
568 };
569
570 usart2 {
571 pinctrl_usart2: usart2-0 {
572 atmel,pins =
573 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
574 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
575 };
576
577 pinctrl_usart2_rts: usart2_rts-0 {
578 atmel,pins =
579 <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
580 };
581
582 pinctrl_usart2_cts: usart2_cts-0 {
583 atmel,pins =
584 <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
585 };
586 };
587
588 usart3 {
589 pinctrl_usart3: usart3-0 {
590 atmel,pins =
591 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
592 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
593 };
594
595 pinctrl_usart3_rts: usart3_rts-0 {
596 atmel,pins =
597 <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
598 };
599
600 pinctrl_usart3_cts: usart3_cts-0 {
601 atmel,pins =
602 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
603 };
604 };
605
606 nand {
607 pinctrl_nand: nand-0 {
608 atmel,pins =
609 <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
610 AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
611 };
612 };
613
614 macb {
615 pinctrl_macb_rmii: macb_rmii-0 {
616 atmel,pins =
617 <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
618 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
619 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
620 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
621 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
622 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
623 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
624 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
625 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
626 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
627 };
628
629 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
630 atmel,pins =
631 <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
632 AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
633 AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
634 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
635 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
636 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
637 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
638 AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
639 };
640 };
641
642 mmc0 {
643 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
644 atmel,pins =
645 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
646 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
647 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
648 };
649
650 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
651 atmel,pins =
652 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
653 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
654 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
655 };
656
657 pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
658 atmel,pins =
659 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
660 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
661 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
662 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
663 };
664 };
665
666 mmc1 {
667 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
668 atmel,pins =
669 <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
670 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
671 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
672 };
673
674 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
675 atmel,pins =
676 <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
677 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
678 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
679 };
680
681 pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
682 atmel,pins =
683 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
684 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
685 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
686 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
687 };
688 };
689
690 ssc0 {
691 pinctrl_ssc0_tx: ssc0_tx-0 {
692 atmel,pins =
693 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
694 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
695 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
696 };
697
698 pinctrl_ssc0_rx: ssc0_rx-0 {
699 atmel,pins =
700 <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
701 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
702 AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
703 };
704 };
705
706 ssc1 {
707 pinctrl_ssc1_tx: ssc1_tx-0 {
708 atmel,pins =
709 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
710 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
711 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
712 };
713
714 pinctrl_ssc1_rx: ssc1_rx-0 {
715 atmel,pins =
716 <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
717 AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
718 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
719 };
720 };
721
722 spi0 {
723 pinctrl_spi0: spi0-0 {
724 atmel,pins =
725 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
726 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
727 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
728 };
729 };
730
731 spi1 {
732 pinctrl_spi1: spi1-0 {
733 atmel,pins =
734 <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
735 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
736 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
737 };
738 };
739
740 tcb0 {
741 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
742 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
743 };
744
745 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
746 atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
747 };
748
749 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
750 atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
751 };
752
753 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
754 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
755 };
756
757 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
758 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
759 };
760
761 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
762 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
763 };
764
765 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
766 atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
767 };
768
769 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
770 atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
771 };
772
773 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
774 atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;
775 };
776 };
777
778 tcb1 {
779 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
780 atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
781 };
782
783 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
784 atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
785 };
786
787 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
788 atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
789 };
790
791 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
792 atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
793 };
794
795 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
796 atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
797 };
798
799 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
800 atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
801 };
802
803 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
804 atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
805 };
806
807 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
808 atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
809 };
810
811 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
812 atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
813 };
814 };
815
816 fb {
817 pinctrl_fb: fb-0 {
818 atmel,pins =
819 <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE0 periph A */
820 AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE2 periph A */
821 AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE3 periph A */
822 AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE4 periph A */
823 AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE5 periph A */
824 AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE6 periph A */
825 AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE7 periph A */
826 AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE8 periph A */
827 AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE9 periph A */
828 AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE10 periph A */
829 AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE11 periph A */
830 AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE12 periph A */
831 AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE13 periph A */
832 AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE14 periph A */
833 AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE15 periph A */
834 AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE16 periph A */
835 AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE17 periph A */
836 AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE18 periph A */
837 AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE19 periph A */
838 AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE20 periph A */
839 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
840 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE22 periph A */
841 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
842 AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
843 AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
844 AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
845 AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
846 AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
847 AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
848 AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
849 };
850 };
851
Manikandan Muralidharan7cff76b2025-02-10 12:21:43 +0530852 pioA: gpio@fffff200 {
853 compatible = "atmel,at91rm9200-gpio";
854 reg = <0xfffff200 0x200>;
855 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
856 #gpio-cells = <2>;
857 gpio-controller;
858 interrupt-controller;
859 #interrupt-cells = <2>;
860 clocks = <&pioA_clk>;
861 };
Simon Glass30a41212016-05-05 07:28:12 -0600862
Manikandan Muralidharan7cff76b2025-02-10 12:21:43 +0530863 pioB: gpio@fffff400 {
864 compatible = "atmel,at91rm9200-gpio";
865 reg = <0xfffff400 0x200>;
866 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
867 #gpio-cells = <2>;
868 gpio-controller;
869 interrupt-controller;
870 #interrupt-cells = <2>;
871 clocks = <&pioB_clk>;
872 };
Simon Glass30a41212016-05-05 07:28:12 -0600873
Manikandan Muralidharan7cff76b2025-02-10 12:21:43 +0530874 pioC: gpio@fffff600 {
875 compatible = "atmel,at91rm9200-gpio";
876 reg = <0xfffff600 0x200>;
877 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
878 #gpio-cells = <2>;
879 gpio-controller;
880 interrupt-controller;
881 #interrupt-cells = <2>;
882 clocks = <&pioC_clk>;
883 };
Simon Glass30a41212016-05-05 07:28:12 -0600884
Manikandan Muralidharan7cff76b2025-02-10 12:21:43 +0530885 pioD: gpio@fffff800 {
886 compatible = "atmel,at91rm9200-gpio";
887 reg = <0xfffff800 0x200>;
888 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
889 #gpio-cells = <2>;
890 gpio-controller;
891 interrupt-controller;
892 #interrupt-cells = <2>;
893 clocks = <&pioDE_clk>;
894 };
Simon Glass30a41212016-05-05 07:28:12 -0600895
Manikandan Muralidharan7cff76b2025-02-10 12:21:43 +0530896 pioE: gpio@fffffa00 {
897 compatible = "atmel,at91rm9200-gpio";
898 reg = <0xfffffa00 0x200>;
899 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
900 #gpio-cells = <2>;
901 gpio-controller;
902 interrupt-controller;
903 #interrupt-cells = <2>;
904 clocks = <&pioDE_clk>;
905 };
Simon Glass30a41212016-05-05 07:28:12 -0600906 };
907
908 dbgu: serial@ffffee00 {
909 compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
910 reg = <0xffffee00 0x200>;
911 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
912 pinctrl-names = "default";
913 pinctrl-0 = <&pinctrl_dbgu>;
914 clocks = <&mck>;
915 clock-names = "usart";
916 status = "disabled";
917 };
918
919 usart0: serial@fff8c000 {
920 compatible = "atmel,at91sam9260-usart";
921 reg = <0xfff8c000 0x200>;
922 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
923 atmel,use-dma-rx;
924 atmel,use-dma-tx;
925 pinctrl-names = "default";
926 pinctrl-0 = <&pinctrl_usart0>;
927 clocks = <&usart0_clk>;
928 clock-names = "usart";
929 status = "disabled";
930 };
931
932 usart1: serial@fff90000 {
933 compatible = "atmel,at91sam9260-usart";
934 reg = <0xfff90000 0x200>;
935 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
936 atmel,use-dma-rx;
937 atmel,use-dma-tx;
938 pinctrl-names = "default";
939 pinctrl-0 = <&pinctrl_usart1>;
940 clocks = <&usart1_clk>;
941 clock-names = "usart";
942 status = "disabled";
943 };
944
945 usart2: serial@fff94000 {
946 compatible = "atmel,at91sam9260-usart";
947 reg = <0xfff94000 0x200>;
948 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
949 atmel,use-dma-rx;
950 atmel,use-dma-tx;
951 pinctrl-names = "default";
952 pinctrl-0 = <&pinctrl_usart2>;
953 clocks = <&usart2_clk>;
954 clock-names = "usart";
955 status = "disabled";
956 };
957
958 usart3: serial@fff98000 {
959 compatible = "atmel,at91sam9260-usart";
960 reg = <0xfff98000 0x200>;
961 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>;
962 atmel,use-dma-rx;
963 atmel,use-dma-tx;
964 pinctrl-names = "default";
965 pinctrl-0 = <&pinctrl_usart3>;
966 clocks = <&usart3_clk>;
967 clock-names = "usart";
968 status = "disabled";
969 };
970
971 macb0: ethernet@fffbc000 {
972 compatible = "cdns,at91sam9260-macb", "cdns,macb";
973 reg = <0xfffbc000 0x100>;
974 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
975 pinctrl-names = "default";
976 pinctrl-0 = <&pinctrl_macb_rmii>;
977 clocks = <&macb0_clk>, <&macb0_clk>;
978 clock-names = "hclk", "pclk";
979 status = "disabled";
980 };
981
982 trng@fffcc000 {
983 compatible = "atmel,at91sam9g45-trng";
Wenyou Yang7bc499c2017-04-18 13:49:36 +0800984 reg = <0xfffcc000 0x100>;
Simon Glass30a41212016-05-05 07:28:12 -0600985 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 0>;
986 clocks = <&trng_clk>;
987 };
988
989 i2c0: i2c@fff84000 {
990 compatible = "atmel,at91sam9g10-i2c";
991 reg = <0xfff84000 0x100>;
992 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
993 pinctrl-names = "default";
994 pinctrl-0 = <&pinctrl_i2c0>;
995 #address-cells = <1>;
996 #size-cells = <0>;
997 clocks = <&twi0_clk>;
998 status = "disabled";
999 };
1000
1001 i2c1: i2c@fff88000 {
1002 compatible = "atmel,at91sam9g10-i2c";
1003 reg = <0xfff88000 0x100>;
1004 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
1005 pinctrl-names = "default";
1006 pinctrl-0 = <&pinctrl_i2c1>;
1007 #address-cells = <1>;
1008 #size-cells = <0>;
1009 clocks = <&twi1_clk>;
1010 status = "disabled";
1011 };
1012
1013 ssc0: ssc@fff9c000 {
1014 compatible = "atmel,at91sam9g45-ssc";
1015 reg = <0xfff9c000 0x4000>;
1016 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
1017 pinctrl-names = "default";
1018 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
1019 clocks = <&ssc0_clk>;
1020 clock-names = "pclk";
1021 status = "disabled";
1022 };
1023
1024 ssc1: ssc@fffa0000 {
1025 compatible = "atmel,at91sam9g45-ssc";
1026 reg = <0xfffa0000 0x4000>;
1027 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
1028 pinctrl-names = "default";
1029 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
1030 clocks = <&ssc1_clk>;
1031 clock-names = "pclk";
1032 status = "disabled";
1033 };
1034
1035 adc0: adc@fffb0000 {
Simon Glass30a41212016-05-05 07:28:12 -06001036 compatible = "atmel,at91sam9g45-adc";
1037 reg = <0xfffb0000 0x100>;
1038 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
1039 clocks = <&adc_clk>, <&adc_op_clk>;
1040 clock-names = "adc_clk", "adc_op_clk";
1041 atmel,adc-channels-used = <0xff>;
1042 atmel,adc-vref = <3300>;
1043 atmel,adc-startup-time = <40>;
1044 atmel,adc-res = <8 10>;
1045 atmel,adc-res-names = "lowres", "highres";
1046 atmel,adc-use-res = "highres";
1047
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001048 trigger0 {
Simon Glass30a41212016-05-05 07:28:12 -06001049 trigger-name = "external-rising";
1050 trigger-value = <0x1>;
1051 trigger-external;
1052 };
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001053 trigger1 {
Simon Glass30a41212016-05-05 07:28:12 -06001054 trigger-name = "external-falling";
1055 trigger-value = <0x2>;
1056 trigger-external;
1057 };
1058
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001059 trigger2 {
Simon Glass30a41212016-05-05 07:28:12 -06001060 trigger-name = "external-any";
1061 trigger-value = <0x3>;
1062 trigger-external;
1063 };
1064
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001065 trigger3 {
Simon Glass30a41212016-05-05 07:28:12 -06001066 trigger-name = "continuous";
1067 trigger-value = <0x6>;
1068 };
1069 };
1070
1071 isi@fffb4000 {
1072 compatible = "atmel,at91sam9g45-isi";
1073 reg = <0xfffb4000 0x4000>;
1074 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 5>;
1075 clocks = <&isi_clk>;
1076 clock-names = "isi_clk";
1077 status = "disabled";
Simon Glass30a41212016-05-05 07:28:12 -06001078 };
1079
1080 pwm0: pwm@fffb8000 {
1081 compatible = "atmel,at91sam9rl-pwm";
1082 reg = <0xfffb8000 0x300>;
1083 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
1084 #pwm-cells = <3>;
1085 clocks = <&pwm_clk>;
1086 status = "disabled";
1087 };
1088
1089 mmc0: mmc@fff80000 {
1090 compatible = "atmel,hsmci";
1091 reg = <0xfff80000 0x600>;
1092 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
1093 pinctrl-names = "default";
1094 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
1095 dma-names = "rxtx";
1096 #address-cells = <1>;
1097 #size-cells = <0>;
1098 clocks = <&mci0_clk>;
1099 clock-names = "mci_clk";
1100 status = "disabled";
1101 };
1102
1103 mmc1: mmc@fffd0000 {
1104 compatible = "atmel,hsmci";
1105 reg = <0xfffd0000 0x600>;
1106 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>;
1107 pinctrl-names = "default";
1108 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>;
1109 dma-names = "rxtx";
1110 #address-cells = <1>;
1111 #size-cells = <0>;
1112 clocks = <&mci1_clk>;
1113 clock-names = "mci_clk";
1114 status = "disabled";
1115 };
1116
1117 watchdog@fffffd40 {
1118 compatible = "atmel,at91sam9260-wdt";
1119 reg = <0xfffffd40 0x10>;
1120 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1121 clocks = <&clk32k>;
1122 atmel,watchdog-type = "hardware";
1123 atmel,reset-type = "all";
1124 atmel,dbg-halt;
1125 status = "disabled";
1126 };
1127
1128 spi0: spi@fffa4000 {
1129 #address-cells = <1>;
1130 #size-cells = <0>;
1131 compatible = "atmel,at91rm9200-spi";
1132 reg = <0xfffa4000 0x200>;
1133 interrupts = <14 4 3>;
1134 pinctrl-names = "default";
1135 pinctrl-0 = <&pinctrl_spi0>;
1136 clocks = <&spi0_clk>;
1137 clock-names = "spi_clk";
1138 status = "disabled";
1139 };
1140
1141 spi1: spi@fffa8000 {
1142 #address-cells = <1>;
1143 #size-cells = <0>;
1144 compatible = "atmel,at91rm9200-spi";
1145 reg = <0xfffa8000 0x200>;
1146 interrupts = <15 4 3>;
1147 pinctrl-names = "default";
1148 pinctrl-0 = <&pinctrl_spi1>;
1149 clocks = <&spi1_clk>;
1150 clock-names = "spi_clk";
1151 status = "disabled";
1152 };
1153
1154 usb2: gadget@fff78000 {
1155 #address-cells = <1>;
1156 #size-cells = <0>;
1157 compatible = "atmel,at91sam9g45-udc";
1158 reg = <0x00600000 0x80000
1159 0xfff78000 0x400>;
1160 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
1161 clocks = <&udphs_clk>, <&utmi>;
1162 clock-names = "pclk", "hclk";
1163 status = "disabled";
1164
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001165 ep@0 {
Simon Glass30a41212016-05-05 07:28:12 -06001166 reg = <0>;
1167 atmel,fifo-size = <64>;
1168 atmel,nb-banks = <1>;
1169 };
1170
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001171 ep@1 {
Simon Glass30a41212016-05-05 07:28:12 -06001172 reg = <1>;
1173 atmel,fifo-size = <1024>;
1174 atmel,nb-banks = <2>;
1175 atmel,can-dma;
1176 atmel,can-isoc;
1177 };
1178
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001179 ep@2 {
Simon Glass30a41212016-05-05 07:28:12 -06001180 reg = <2>;
1181 atmel,fifo-size = <1024>;
1182 atmel,nb-banks = <2>;
1183 atmel,can-dma;
1184 atmel,can-isoc;
1185 };
1186
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001187 ep@3 {
Simon Glass30a41212016-05-05 07:28:12 -06001188 reg = <3>;
1189 atmel,fifo-size = <1024>;
1190 atmel,nb-banks = <3>;
1191 atmel,can-dma;
1192 };
1193
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001194 ep@4 {
Simon Glass30a41212016-05-05 07:28:12 -06001195 reg = <4>;
1196 atmel,fifo-size = <1024>;
1197 atmel,nb-banks = <3>;
1198 atmel,can-dma;
1199 };
1200
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001201 ep@5 {
Simon Glass30a41212016-05-05 07:28:12 -06001202 reg = <5>;
1203 atmel,fifo-size = <1024>;
1204 atmel,nb-banks = <3>;
1205 atmel,can-dma;
1206 atmel,can-isoc;
1207 };
1208
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001209 ep@6 {
Simon Glass30a41212016-05-05 07:28:12 -06001210 reg = <6>;
1211 atmel,fifo-size = <1024>;
1212 atmel,nb-banks = <3>;
1213 atmel,can-dma;
1214 atmel,can-isoc;
1215 };
1216 };
1217
1218 sckc@fffffd50 {
1219 compatible = "atmel,at91sam9x5-sckc";
1220 reg = <0xfffffd50 0x4>;
1221
1222 slow_osc: slow_osc {
1223 compatible = "atmel,at91sam9x5-clk-slow-osc";
1224 #clock-cells = <0>;
1225 atmel,startup-time-usec = <1200000>;
1226 clocks = <&slow_xtal>;
1227 };
1228
1229 slow_rc_osc: slow_rc_osc {
1230 compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
1231 #clock-cells = <0>;
1232 atmel,startup-time-usec = <75>;
1233 clock-frequency = <32768>;
1234 clock-accuracy = <50000000>;
1235 };
1236
1237 clk32k: slck {
1238 compatible = "atmel,at91sam9x5-clk-slow";
1239 #clock-cells = <0>;
1240 clocks = <&slow_rc_osc &slow_osc>;
1241 };
1242 };
1243
1244 rtc@fffffd20 {
1245 compatible = "atmel,at91sam9260-rtt";
1246 reg = <0xfffffd20 0x10>;
1247 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1248 clocks = <&clk32k>;
1249 status = "disabled";
1250 };
1251
1252 rtc@fffffdb0 {
1253 compatible = "atmel,at91rm9200-rtc";
1254 reg = <0xfffffdb0 0x30>;
1255 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1256 clocks = <&clk32k>;
1257 status = "disabled";
1258 };
1259
1260 gpbr: syscon@fffffd60 {
1261 compatible = "atmel,at91sam9260-gpbr", "syscon";
1262 reg = <0xfffffd60 0x10>;
1263 status = "disabled";
1264 };
1265 };
1266
1267 fb0: fb@0x00500000 {
1268 compatible = "atmel,at91sam9g45-lcdc";
1269 reg = <0x00500000 0x1000>;
1270 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>;
1271 pinctrl-names = "default";
1272 pinctrl-0 = <&pinctrl_fb>;
1273 clocks = <&lcd_clk>, <&lcd_clk>;
1274 clock-names = "hclk", "lcdc_clk";
1275 status = "disabled";
1276 };
1277
1278 nand0: nand@40000000 {
1279 compatible = "atmel,at91rm9200-nand";
1280 #address-cells = <1>;
1281 #size-cells = <1>;
1282 reg = <0x40000000 0x10000000
1283 0xffffe200 0x200
1284 >;
1285 atmel,nand-addr-offset = <21>;
1286 atmel,nand-cmd-offset = <22>;
1287 atmel,nand-has-dma;
1288 pinctrl-names = "default";
1289 pinctrl-0 = <&pinctrl_nand>;
1290 gpios = <&pioC 8 GPIO_ACTIVE_HIGH
1291 &pioC 14 GPIO_ACTIVE_HIGH
1292 0
1293 >;
1294 status = "disabled";
1295 };
1296
1297 usb0: ohci@00700000 {
1298 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1299 reg = <0x00700000 0x100000>;
1300 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
1301 clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1302 clock-names = "ohci_clk", "hclk", "uhpck";
1303 status = "disabled";
1304 };
1305
1306 usb1: ehci@00800000 {
1307 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1308 reg = <0x00800000 0x100000>;
1309 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
1310 clocks = <&utmi>, <&uhphs_clk>;
1311 clock-names = "usb_clk", "ehci_clk";
1312 status = "disabled";
1313 };
1314 };
1315
Wenyou Yang7bc499c2017-04-18 13:49:36 +08001316 i2c-gpio-0 {
Simon Glass30a41212016-05-05 07:28:12 -06001317 compatible = "i2c-gpio";
1318 gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
1319 &pioA 21 GPIO_ACTIVE_HIGH /* scl */
1320 >;
1321 i2c-gpio,sda-open-drain;
1322 i2c-gpio,scl-open-drain;
1323 i2c-gpio,delay-us = <5>; /* ~100 kHz */
1324 #address-cells = <1>;
1325 #size-cells = <0>;
1326 status = "disabled";
1327 };
1328};