Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010,2011 |
| 3 | * NVIDIA Corporation <www.nvidia.com> |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #ifndef _TEGRA2_H_ |
| 25 | #define _TEGRA2_H_ |
| 26 | |
| 27 | #define NV_PA_SDRAM_BASE 0x00000000 |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 28 | #define NV_PA_ARM_PERIPHBASE 0x50040000 |
| 29 | #define NV_PA_PG_UP_BASE 0x60000000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 30 | #define NV_PA_TMRUS_BASE 0x60005010 |
| 31 | #define NV_PA_CLK_RST_BASE 0x60006000 |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 32 | #define NV_PA_FLOW_BASE 0x60007000 |
Tom Warren | 8020586 | 2011-04-14 12:09:40 +0000 | [diff] [blame] | 33 | #define NV_PA_GPIO_BASE 0x6000D000 |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 34 | #define NV_PA_EVP_BASE 0x6000F000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 35 | #define NV_PA_APB_MISC_BASE 0x70000000 |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 36 | #define TEGRA2_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800) |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 37 | #define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000) |
| 38 | #define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040) |
| 39 | #define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200) |
| 40 | #define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300) |
| 41 | #define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400) |
Tom Warren | ee554f8 | 2011-11-05 09:48:11 +0000 | [diff] [blame] | 42 | #define TEGRA2_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380) |
Simon Glass | cad1a27 | 2012-02-03 15:13:52 +0000 | [diff] [blame] | 43 | #define TEGRA2_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400) |
Yen Lin | 1bf6c77 | 2012-04-02 13:18:49 +0000 | [diff] [blame] | 44 | #define TEGRA2_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800) |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 45 | #define NV_PA_CSITE_BASE 0x70040000 |
Simon Glass | 08d6ec2 | 2012-02-27 10:52:49 +0000 | [diff] [blame] | 46 | #define TEGRA_USB1_BASE 0xC5000000 |
| 47 | #define TEGRA_USB3_BASE 0xC5008000 |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 48 | |
| 49 | #define TEGRA2_SDRC_CS0 NV_PA_SDRAM_BASE |
| 50 | #define LOW_LEVEL_SRAM_STACK 0x4000FFFC |
Tom Warren | 112a188 | 2011-04-14 12:18:06 +0000 | [diff] [blame] | 51 | #define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000) |
| 52 | #define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096) |
| 53 | #define PG_UP_TAG_AVP 0xAAAAAAAA |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 54 | |
| 55 | #ifndef __ASSEMBLY__ |
| 56 | struct timerus { |
| 57 | unsigned int cntr_1us; |
| 58 | }; |
Simon Glass | 1fed82a | 2012-04-02 13:18:50 +0000 | [diff] [blame] | 59 | |
| 60 | /* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */ |
| 61 | #define AP20_WB_RUN_ADDRESS 0x40020000 |
| 62 | |
| 63 | /* These are the available SKUs (product types) for Tegra */ |
| 64 | enum { |
| 65 | SKU_ID_T20 = 0x8, |
| 66 | SKU_ID_T25SE = 0x14, |
| 67 | SKU_ID_AP25 = 0x17, |
| 68 | SKU_ID_T25 = 0x18, |
| 69 | SKU_ID_AP25E = 0x1b, |
| 70 | SKU_ID_T25E = 0x1c, |
| 71 | }; |
| 72 | |
| 73 | /* These are the SOC categories that affect clocking */ |
| 74 | enum { |
| 75 | TEGRA_SOC_T20, |
| 76 | TEGRA_SOC_T25, |
| 77 | |
| 78 | TEGRA_SOC_COUNT, |
| 79 | TEGRA_SOC_UNKNOWN = -1, |
| 80 | }; |
| 81 | |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 82 | #else /* __ASSEMBLY__ */ |
Simon Glass | cad1a27 | 2012-02-03 15:13:52 +0000 | [diff] [blame] | 83 | #define PRM_RSTCTRL TEGRA2_PMC_BASE |
Tom Warren | 41b6838 | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 84 | #endif |
| 85 | |
| 86 | #endif /* TEGRA2_H */ |