blob: bc65767e7d8d934105dcfa6bb2f5c92a71341fe9 [file] [log] [blame]
Jason Liudec11122011-11-25 00:18:02 +00001/*
2 * (C) Copyright 2007
3 * Sascha Hauer, Pengutronix
4 *
5 * (C) Copyright 2009 Freescale Semiconductor, Inc.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/errno.h>
28#include <asm/io.h>
29#include <asm/arch/imx-regs.h>
30#include <asm/arch/clock.h>
31#include <asm/arch/sys_proto.h>
Troy Kisky0ca618c2012-08-15 10:31:20 +000032#include <asm/imx-common/boot_mode.h>
Jason Liudec11122011-11-25 00:18:02 +000033
34u32 get_cpu_rev(void)
35{
Fabio Estevam46e97332012-03-20 04:21:45 +000036 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
37 int reg = readl(&anatop->digprog);
38
39 /* Read mx6 variant: quad, dual or solo */
40 int system_rev = (reg >> 4) & 0xFF000;
41 /* Read mx6 silicon revision */
42 system_rev |= (reg & 0xFF) + 0x10;
Jason Liudec11122011-11-25 00:18:02 +000043
44 return system_rev;
45}
46
Jason Liudec11122011-11-25 00:18:02 +000047void init_aips(void)
48{
Jason Liubb25e072012-01-10 00:52:59 +000049 struct aipstz_regs *aips1, *aips2;
50
51 aips1 = (struct aipstz_regs *)AIPS1_BASE_ADDR;
52 aips2 = (struct aipstz_regs *)AIPS2_BASE_ADDR;
Jason Liudec11122011-11-25 00:18:02 +000053
54 /*
55 * Set all MPROTx to be non-bufferable, trusted for R/W,
56 * not forced to user-mode.
57 */
Jason Liubb25e072012-01-10 00:52:59 +000058 writel(0x77777777, &aips1->mprot0);
59 writel(0x77777777, &aips1->mprot1);
60 writel(0x77777777, &aips2->mprot0);
61 writel(0x77777777, &aips2->mprot1);
Jason Liudec11122011-11-25 00:18:02 +000062
Jason Liubb25e072012-01-10 00:52:59 +000063 /*
64 * Set all OPACRx to be non-bufferable, not require
65 * supervisor privilege level for access,allow for
66 * write access and untrusted master access.
67 */
68 writel(0x00000000, &aips1->opacr0);
69 writel(0x00000000, &aips1->opacr1);
70 writel(0x00000000, &aips1->opacr2);
71 writel(0x00000000, &aips1->opacr3);
72 writel(0x00000000, &aips1->opacr4);
73 writel(0x00000000, &aips2->opacr0);
74 writel(0x00000000, &aips2->opacr1);
75 writel(0x00000000, &aips2->opacr2);
76 writel(0x00000000, &aips2->opacr3);
77 writel(0x00000000, &aips2->opacr4);
Jason Liudec11122011-11-25 00:18:02 +000078}
79
Dirk Behme8c465942012-05-02 02:12:17 +000080/*
81 * Set the VDDSOC
82 *
83 * Mask out the REG_CORE[22:18] bits (REG2_TRIG) and set
84 * them to the specified millivolt level.
85 * Possible values are from 0.725V to 1.450V in steps of
86 * 0.025V (25mV).
87 */
88void set_vddsoc(u32 mv)
89{
90 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
91 u32 val, reg = readl(&anatop->reg_core);
92
93 if (mv < 725)
94 val = 0x00; /* Power gated off */
95 else if (mv > 1450)
96 val = 0x1F; /* Power FET switched full on. No regulation */
97 else
98 val = (mv - 700) / 25;
99
100 /*
101 * Mask out the REG_CORE[22:18] bits (REG2_TRIG)
102 * and set them to the calculated value (0.7V + val * 0.25V)
103 */
104 reg = (reg & ~(0x1F << 18)) | (val << 18);
105 writel(reg, &anatop->reg_core);
106}
107
Jason Liudec11122011-11-25 00:18:02 +0000108int arch_cpu_init(void)
109{
110 init_aips();
111
Dirk Behme8c465942012-05-02 02:12:17 +0000112 set_vddsoc(1200); /* Set VDDSOC to 1.2V */
113
Jason Liudec11122011-11-25 00:18:02 +0000114 return 0;
115}
Jason Liudec11122011-11-25 00:18:02 +0000116
Eric Nelsonc94ce4a2012-03-04 11:47:38 +0000117#ifndef CONFIG_SYS_DCACHE_OFF
118void enable_caches(void)
119{
120 /* Enable D-cache. I-cache is already enabled in start.S */
121 dcache_enable();
122}
123#endif
124
Jason Liudec11122011-11-25 00:18:02 +0000125#if defined(CONFIG_FEC_MXC)
Fabio Estevam04fc1282011-12-20 05:46:31 +0000126void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
Jason Liudec11122011-11-25 00:18:02 +0000127{
128 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
129 struct fuse_bank *bank = &iim->bank[4];
130 struct fuse_bank4_regs *fuse =
131 (struct fuse_bank4_regs *)bank->fuse_regs;
132
Jason Liubf651aa2011-12-19 02:38:13 +0000133 u32 value = readl(&fuse->mac_addr_high);
134 mac[0] = (value >> 8);
135 mac[1] = value ;
Jason Liudec11122011-11-25 00:18:02 +0000136
Jason Liubf651aa2011-12-19 02:38:13 +0000137 value = readl(&fuse->mac_addr_low);
138 mac[2] = value >> 24 ;
139 mac[3] = value >> 16 ;
140 mac[4] = value >> 8 ;
141 mac[5] = value ;
Jason Liudec11122011-11-25 00:18:02 +0000142
143}
144#endif
Troy Kisky0ca618c2012-08-15 10:31:20 +0000145
146void boot_mode_apply(unsigned cfg_val)
147{
148 unsigned reg;
Eric Nelson7b8731a2012-09-18 15:26:32 +0000149 struct src *psrc = (struct src *)SRC_BASE_ADDR;
Troy Kisky0ca618c2012-08-15 10:31:20 +0000150 writel(cfg_val, &psrc->gpr9);
151 reg = readl(&psrc->gpr10);
152 if (cfg_val)
153 reg |= 1 << 28;
154 else
155 reg &= ~(1 << 28);
156 writel(reg, &psrc->gpr10);
157}
158/*
159 * cfg_val will be used for
160 * Boot_cfg4[7:0]:Boot_cfg3[7:0]:Boot_cfg2[7:0]:Boot_cfg1[7:0]
161 * After reset, if GPR10[28] is 1, ROM will copy GPR9[25:0]
162 * to SBMR1, which will determine the boot device.
163 */
164const struct boot_mode soc_boot_modes[] = {
165 {"normal", MAKE_CFGVAL(0x00, 0x00, 0x00, 0x00)},
166 /* reserved value should start rom usb */
167 {"usb", MAKE_CFGVAL(0x01, 0x00, 0x00, 0x00)},
168 {"sata", MAKE_CFGVAL(0x20, 0x00, 0x00, 0x00)},
169 {"escpi1:0", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x08)},
170 {"escpi1:1", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x18)},
171 {"escpi1:2", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x28)},
172 {"escpi1:3", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x38)},
173 /* 4 bit bus width */
174 {"esdhc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
175 {"esdhc2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
176 {"esdhc3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
177 {"esdhc4", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
178 {NULL, 0},
179};