blob: 363049085fb15a342b3e54fb091612f3d49a15ff [file] [log] [blame]
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +05301/*
2 * Xilinx ZED board DTS
3 *
Michal Simeke2612e12015-07-22 11:12:10 +02004 * Copyright (C) 2011 - 2015 Xilinx
5 * Copyright (C) 2012 National Instruments Corp.
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +05306 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9/dts-v1/;
10#include "zynq-7000.dtsi"
11
12/ {
Michal Simeke2612e12015-07-22 11:12:10 +020013 model = "Zynq Zed Development Board";
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +053014 compatible = "xlnx,zynq-zed", "xlnx,zynq-7000";
Masahiro Yamadad6367a22014-05-15 20:37:54 +090015
Masahiro Yamada87f645e2014-05-15 20:37:55 +090016 aliases {
Michal Simeke2612e12015-07-22 11:12:10 +020017 ethernet0 = &gem0;
Masahiro Yamada87f645e2014-05-15 20:37:55 +090018 serial0 = &uart1;
Jagan Tekide0fe092015-08-15 23:19:05 +053019 spi0 = &qspi;
Masahiro Yamada87f645e2014-05-15 20:37:55 +090020 };
21
Masahiro Yamadad6367a22014-05-15 20:37:54 +090022 memory {
23 device_type = "memory";
Michal Simeke2612e12015-07-22 11:12:10 +020024 reg = <0x0 0x20000000>;
Masahiro Yamadad6367a22014-05-15 20:37:54 +090025 };
Michal Simeke2612e12015-07-22 11:12:10 +020026
27 chosen {
28 bootargs = "earlyprintk";
29 stdout-path = "serial0:115200n8";
30 };
31
32 usb_phy0: phy0 {
33 compatible = "usb-nop-xceiv";
34 #phy-cells = <0>;
35 };
36};
37
38&clkc {
39 ps-clk-frequency = <33333333>;
40};
41
42&gem0 {
43 status = "okay";
44 phy-mode = "rgmii-id";
45 phy-handle = <&ethernet_phy>;
46
47 ethernet_phy: ethernet-phy@0 {
48 reg = <0>;
49 };
50};
51
52&sdhci0 {
53 status = "okay";
54};
55
56&uart1 {
57 status = "okay";
58};
59
Jagan Tekide0fe092015-08-15 23:19:05 +053060&qspi {
61 status = "okay";
62};
63
Michal Simeke2612e12015-07-22 11:12:10 +020064&usb0 {
65 status = "okay";
66 dr_mode = "host";
67 usb-phy = <&usb_phy0>;
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +053068};