blob: a78c00db4ff29128d9f91d61038408a569025334 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese1c60fe72014-11-07 12:37:49 +01002/*
3 * Copyright (C) 2012
4 * Altera Corporation <www.altera.com>
Stefan Roese1c60fe72014-11-07 12:37:49 +01005 */
6
Simon Goldschmidtbaaa3fc2019-11-20 22:27:31 +01007#include <clk.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Stefan Roese1c60fe72014-11-07 12:37:49 +01009#include <dm.h>
10#include <fdtdec.h>
11#include <malloc.h>
Simon Goldschmidt46e56a42019-03-01 20:12:35 +010012#include <reset.h>
Stefan Roese1c60fe72014-11-07 12:37:49 +010013#include <spi.h>
Vignesh Raghavendra27516a32020-01-27 10:36:39 +053014#include <spi-mem.h>
Simon Glass9bc15642020-02-03 07:36:16 -070015#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070016#include <linux/err.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090017#include <linux/errno.h>
Igor Prusov89606c02023-11-14 14:02:56 +030018#include <linux/io.h>
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +053019#include <linux/sizes.h>
Igor Prusovc3421ea2023-11-09 20:10:04 +030020#include <linux/time.h>
T Karthik Reddy3b49fbf2022-05-12 04:05:34 -060021#include <zynqmp_firmware.h>
Stefan Roese1c60fe72014-11-07 12:37:49 +010022#include "cadence_qspi.h"
T Karthik Reddy3b49fbf2022-05-12 04:05:34 -060023#include <dt-bindings/power/xlnx-versal-power.h>
Stefan Roese1c60fe72014-11-07 12:37:49 +010024
25#define CQSPI_STIG_READ 0
26#define CQSPI_STIG_WRITE 1
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +053027#define CQSPI_READ 2
28#define CQSPI_WRITE 3
Stefan Roese1c60fe72014-11-07 12:37:49 +010029
Ashok Reddy Somaf5817652022-08-24 05:38:47 -060030__weak int cadence_qspi_apb_dma_read(struct cadence_spi_priv *priv,
T Karthik Reddy73701e72022-05-12 04:05:32 -060031 const struct spi_mem_op *op)
32{
33 return 0;
34}
35
Venkatesh Yadav Abbarapu2dad94b2025-03-11 09:43:17 +053036__weak int cadence_device_reset(struct udevice *dev)
37{
38 return 0;
39}
40
Venkatesh Yadav Abbarapubbb87a72024-11-08 12:05:37 +053041__weak int cadence_qspi_flash_reset(struct udevice *dev)
T Karthik Reddy3d71b2d2022-05-12 04:05:33 -060042{
43 return 0;
44}
45
Udit Kumar88f53042023-09-12 15:20:35 +053046__weak ofnode cadence_qspi_get_subnode(struct udevice *dev)
47{
48 return dev_read_first_subnode(dev);
49}
50
Stefan Roese1c60fe72014-11-07 12:37:49 +010051static int cadence_spi_write_speed(struct udevice *bus, uint hz)
52{
Stefan Roese1c60fe72014-11-07 12:37:49 +010053 struct cadence_spi_priv *priv = dev_get_priv(bus);
54
55 cadence_qspi_apb_config_baudrate_div(priv->regbase,
Ashok Reddy Somaf5817652022-08-24 05:38:47 -060056 priv->ref_clk_hz, hz);
Stefan Roese1c60fe72014-11-07 12:37:49 +010057
58 /* Reconfigure delay timing if speed is changed. */
Ashok Reddy Somaf5817652022-08-24 05:38:47 -060059 cadence_qspi_apb_delay(priv->regbase, priv->ref_clk_hz, hz,
60 priv->tshsl_ns, priv->tsd2d_ns,
61 priv->tchsh_ns, priv->tslch_ns);
Stefan Roese1c60fe72014-11-07 12:37:49 +010062
63 return 0;
64}
65
Ashok Reddy Somaf5817652022-08-24 05:38:47 -060066static int cadence_spi_read_id(struct cadence_spi_priv *priv, u8 len,
Pratyush Yadave1814ad2021-06-26 00:47:09 +053067 u8 *idcode)
Vignesh Raghavendra27516a32020-01-27 10:36:39 +053068{
Ashok Reddy Soma6c433fd2022-08-24 05:38:46 -060069 int err;
Ashok Reddy Somaf5817652022-08-24 05:38:47 -060070
Vignesh Raghavendra27516a32020-01-27 10:36:39 +053071 struct spi_mem_op op = SPI_MEM_OP(SPI_MEM_OP_CMD(0x9F, 1),
72 SPI_MEM_OP_NO_ADDR,
73 SPI_MEM_OP_NO_DUMMY,
74 SPI_MEM_OP_DATA_IN(len, idcode, 1));
75
Ashok Reddy Somaf5817652022-08-24 05:38:47 -060076 err = cadence_qspi_apb_command_read_setup(priv, &op);
Ashok Reddy Soma6c433fd2022-08-24 05:38:46 -060077 if (!err)
Ashok Reddy Somaf5817652022-08-24 05:38:47 -060078 err = cadence_qspi_apb_command_read(priv, &op);
Ashok Reddy Soma6c433fd2022-08-24 05:38:46 -060079
80 return err;
Vignesh Raghavendra27516a32020-01-27 10:36:39 +053081}
82
Stefan Roese1c60fe72014-11-07 12:37:49 +010083/* Calibration sequence to determine the read data capture delay register */
Chin Liang See36431f92015-10-17 08:31:55 -050084static int spi_calibration(struct udevice *bus, uint hz)
Stefan Roese1c60fe72014-11-07 12:37:49 +010085{
Stefan Roese1c60fe72014-11-07 12:37:49 +010086 struct cadence_spi_priv *priv = dev_get_priv(bus);
87 void *base = priv->regbase;
Stefan Roese1c60fe72014-11-07 12:37:49 +010088 unsigned int idcode = 0, temp = 0;
89 int err = 0, i, range_lo = -1, range_hi = -1;
90
91 /* start with slowest clock (1 MHz) */
92 cadence_spi_write_speed(bus, 1000000);
93
94 /* configure the read data capture delay register to 0 */
95 cadence_qspi_apb_readdata_capture(base, 1, 0);
96
97 /* Enable QSPI */
98 cadence_qspi_apb_controller_enable(base);
99
100 /* read the ID which will be our golden value */
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600101 err = cadence_spi_read_id(priv, 3, (u8 *)&idcode);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100102 if (err) {
103 puts("SF: Calibration failed (read)\n");
104 return err;
105 }
106
107 /* use back the intended clock and find low range */
Chin Liang See36431f92015-10-17 08:31:55 -0500108 cadence_spi_write_speed(bus, hz);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100109 for (i = 0; i < CQSPI_READ_CAPTURE_MAX_DELAY; i++) {
110 /* Disable QSPI */
111 cadence_qspi_apb_controller_disable(base);
112
113 /* reconfigure the read data capture delay register */
114 cadence_qspi_apb_readdata_capture(base, 1, i);
115
116 /* Enable back QSPI */
117 cadence_qspi_apb_controller_enable(base);
118
119 /* issue a RDID to get the ID value */
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600120 err = cadence_spi_read_id(priv, 3, (u8 *)&temp);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100121 if (err) {
122 puts("SF: Calibration failed (read)\n");
123 return err;
124 }
125
126 /* search for range lo */
127 if (range_lo == -1 && temp == idcode) {
128 range_lo = i;
129 continue;
130 }
131
132 /* search for range hi */
133 if (range_lo != -1 && temp != idcode) {
134 range_hi = i - 1;
135 break;
136 }
137 range_hi = i;
138 }
139
140 if (range_lo == -1) {
141 puts("SF: Calibration failed (low range)\n");
142 return err;
143 }
144
145 /* Disable QSPI for subsequent initialization */
146 cadence_qspi_apb_controller_disable(base);
147
148 /* configure the final value for read data capture delay register */
149 cadence_qspi_apb_readdata_capture(base, 1, (range_hi + range_lo) / 2);
150 debug("SF: Read data capture delay calibrated to %i (%i - %i)\n",
151 (range_hi + range_lo) / 2, range_lo, range_hi);
152
153 /* just to ensure we do once only when speed or chip select change */
Chin Liang See36431f92015-10-17 08:31:55 -0500154 priv->qspi_calibrated_hz = hz;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100155 priv->qspi_calibrated_cs = spi_chip_select(bus);
156
157 return 0;
158}
159
160static int cadence_spi_set_speed(struct udevice *bus, uint hz)
161{
Stefan Roese1c60fe72014-11-07 12:37:49 +0100162 struct cadence_spi_priv *priv = dev_get_priv(bus);
163 int err;
164
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600165 if (!hz || hz > priv->max_hz)
166 hz = priv->max_hz;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100167 /* Disable QSPI */
168 cadence_qspi_apb_controller_disable(priv->regbase);
169
Chin Liang See36431f92015-10-17 08:31:55 -0500170 /*
Pratyush Yadav8e0be9e2021-06-26 00:47:07 +0530171 * If the device tree already provides a read delay value, use that
172 * instead of calibrating.
Chin Liang See36431f92015-10-17 08:31:55 -0500173 */
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600174 if (priv->read_delay >= 0) {
Pratyush Yadav8e0be9e2021-06-26 00:47:07 +0530175 cadence_spi_write_speed(bus, hz);
176 cadence_qspi_apb_readdata_capture(priv->regbase, 1,
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600177 priv->read_delay);
Pratyush Yadav8e0be9e2021-06-26 00:47:07 +0530178 } else if (priv->previous_hz != hz ||
179 priv->qspi_calibrated_hz != hz ||
180 priv->qspi_calibrated_cs != spi_chip_select(bus)) {
181 /*
182 * Calibration required for different current SCLK speed,
183 * requested SCLK speed or chip select
184 */
Chin Liang See36431f92015-10-17 08:31:55 -0500185 err = spi_calibration(bus, hz);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100186 if (err)
187 return err;
Chin Liang See36431f92015-10-17 08:31:55 -0500188
189 /* prevent calibration run when same as previous request */
190 priv->previous_hz = hz;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100191 }
192
193 /* Enable QSPI */
194 cadence_qspi_apb_controller_enable(priv->regbase);
195
196 debug("%s: speed=%d\n", __func__, hz);
197
198 return 0;
199}
200
201static int cadence_spi_probe(struct udevice *bus)
202{
Simon Glass95588622020-12-22 19:30:28 -0700203 struct cadence_spi_plat *plat = dev_get_plat(bus);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100204 struct cadence_spi_priv *priv = dev_get_priv(bus);
Pratyush Yadav5d9e7782020-02-24 12:40:51 +0530205 struct clk clk;
Simon Goldschmidt46e56a42019-03-01 20:12:35 +0100206 int ret;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100207
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600208 priv->regbase = plat->regbase;
209 priv->ahbbase = plat->ahbbase;
210 priv->is_dma = plat->is_dma;
211 priv->is_decoded_cs = plat->is_decoded_cs;
212 priv->fifo_depth = plat->fifo_depth;
213 priv->fifo_width = plat->fifo_width;
214 priv->trigger_address = plat->trigger_address;
215 priv->read_delay = plat->read_delay;
216 priv->ahbsize = plat->ahbsize;
217 priv->max_hz = plat->max_hz;
218
219 priv->page_size = plat->page_size;
220 priv->block_size = plat->block_size;
221 priv->tshsl_ns = plat->tshsl_ns;
222 priv->tsd2d_ns = plat->tsd2d_ns;
223 priv->tchsh_ns = plat->tchsh_ns;
224 priv->tslch_ns = plat->tslch_ns;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100225
Simon Glassf65db342023-02-05 15:44:33 -0700226 if (IS_ENABLED(CONFIG_ZYNQMP_FIRMWARE))
T Karthik Reddy3b49fbf2022-05-12 04:05:34 -0600227 xilinx_pm_request(PM_REQUEST_NODE, PM_DEV_OSPI,
228 ZYNQMP_PM_CAPABILITY_ACCESS, ZYNQMP_PM_MAX_QOS,
229 ZYNQMP_PM_REQUEST_ACK_NO, NULL);
230
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600231 if (priv->ref_clk_hz == 0) {
Pratyush Yadav5d9e7782020-02-24 12:40:51 +0530232 ret = clk_get_by_index(bus, 0, &clk);
233 if (ret) {
Tom Rini3fb5b2f2022-03-30 18:07:23 -0400234#ifdef CONFIG_HAS_CQSPI_REF_CLK
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600235 priv->ref_clk_hz = CONFIG_CQSPI_REF_CLK;
Tom Rini3fb5b2f2022-03-30 18:07:23 -0400236#elif defined(CONFIG_ARCH_SOCFPGA)
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600237 priv->ref_clk_hz = cm_get_qspi_controller_clk_hz();
Pratyush Yadav5d9e7782020-02-24 12:40:51 +0530238#else
239 return ret;
240#endif
241 } else {
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600242 priv->ref_clk_hz = clk_get_rate(&clk);
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600243 if (IS_ERR_VALUE(priv->ref_clk_hz))
244 return priv->ref_clk_hz;
Pratyush Yadav5d9e7782020-02-24 12:40:51 +0530245 }
246 }
247
Christian Gmeinerd560a672022-02-22 17:23:25 +0100248 priv->resets = devm_reset_bulk_get_optional(bus);
249 if (priv->resets)
250 reset_deassert_bulk(priv->resets);
Simon Goldschmidt46e56a42019-03-01 20:12:35 +0100251
Stefan Roese1c60fe72014-11-07 12:37:49 +0100252 if (!priv->qspi_is_init) {
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600253 cadence_qspi_apb_controller_init(priv);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100254 priv->qspi_is_init = 1;
255 }
256
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600257 priv->wr_delay = 50 * DIV_ROUND_UP(NSEC_PER_SEC, priv->ref_clk_hz);
Pratyush Yadav8dcf3e22021-06-26 00:47:08 +0530258
Venkatesh Yadav Abbarapu2dad94b2025-03-11 09:43:17 +0530259 if (device_is_compatible(bus, "amd,versal2-ospi"))
260 return cadence_device_reset(bus);
261
Ashok Reddy Somab6421112023-06-14 06:04:52 -0600262 /* Reset ospi flash device */
Venkatesh Yadav Abbarapubbb87a72024-11-08 12:05:37 +0530263 return cadence_qspi_flash_reset(bus);
264
265 return 0;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100266}
267
Simon Goldschmidt46e56a42019-03-01 20:12:35 +0100268static int cadence_spi_remove(struct udevice *dev)
269{
270 struct cadence_spi_priv *priv = dev_get_priv(dev);
Christian Gmeinerd560a672022-02-22 17:23:25 +0100271 int ret = 0;
272
273 if (priv->resets)
274 ret = reset_release_bulk(priv->resets);
Simon Goldschmidt46e56a42019-03-01 20:12:35 +0100275
Christian Gmeinerd560a672022-02-22 17:23:25 +0100276 return ret;
Simon Goldschmidt46e56a42019-03-01 20:12:35 +0100277}
278
Stefan Roese1c60fe72014-11-07 12:37:49 +0100279static int cadence_spi_set_mode(struct udevice *bus, uint mode)
280{
281 struct cadence_spi_priv *priv = dev_get_priv(bus);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100282
283 /* Disable QSPI */
284 cadence_qspi_apb_controller_disable(priv->regbase);
285
286 /* Set SPI mode */
Phil Edworthyeef2edc2016-11-29 12:58:31 +0000287 cadence_qspi_apb_set_clk_mode(priv->regbase, mode);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100288
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530289 /* Enable Direct Access Controller */
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600290 if (priv->use_dac_mode)
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530291 cadence_qspi_apb_dac_mode_enable(priv->regbase);
292
Stefan Roese1c60fe72014-11-07 12:37:49 +0100293 /* Enable QSPI */
294 cadence_qspi_apb_controller_enable(priv->regbase);
295
296 return 0;
297}
298
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530299static int cadence_spi_mem_exec_op(struct spi_slave *spi,
300 const struct spi_mem_op *op)
Stefan Roese1c60fe72014-11-07 12:37:49 +0100301{
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530302 struct udevice *bus = spi->dev->parent;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100303 struct cadence_spi_priv *priv = dev_get_priv(bus);
304 void *base = priv->regbase;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100305 int err = 0;
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530306 u32 mode;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100307
308 /* Set Chip select */
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530309 cadence_qspi_apb_chipselect(base, spi_chip_select(spi->dev),
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600310 priv->is_decoded_cs);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100311
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530312 if (op->data.dir == SPI_MEM_DATA_IN && op->data.buf.in) {
Dhruva Gole64343d52023-01-03 12:01:12 +0530313 /*
314 * Performing reads in DAC mode forces to read minimum 4 bytes
315 * which is unsupported on some flash devices during register
316 * reads, prefer STIG mode for such small reads.
317 */
Apurva Nandan52ff9b92023-04-12 16:28:55 +0530318 if (op->data.nbytes <= CQSPI_STIG_DATA_LEN_MAX)
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530319 mode = CQSPI_STIG_READ;
320 else
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530321 mode = CQSPI_READ;
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530322 } else {
Apurva Nandan52ff9b92023-04-12 16:28:55 +0530323 if (op->data.nbytes <= CQSPI_STIG_DATA_LEN_MAX)
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530324 mode = CQSPI_STIG_WRITE;
325 else
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530326 mode = CQSPI_WRITE;
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530327 }
Stefan Roese1c60fe72014-11-07 12:37:49 +0100328
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530329 switch (mode) {
330 case CQSPI_STIG_READ:
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600331 err = cadence_qspi_apb_command_read_setup(priv, op);
Pratyush Yadave1814ad2021-06-26 00:47:09 +0530332 if (!err)
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600333 err = cadence_qspi_apb_command_read(priv, op);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100334 break;
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530335 case CQSPI_STIG_WRITE:
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600336 err = cadence_qspi_apb_command_write_setup(priv, op);
Pratyush Yadave1814ad2021-06-26 00:47:09 +0530337 if (!err)
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600338 err = cadence_qspi_apb_command_write(priv, op);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100339 break;
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530340 case CQSPI_READ:
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600341 err = cadence_qspi_apb_read_setup(priv, op);
T Karthik Reddy73701e72022-05-12 04:05:32 -0600342 if (!err) {
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600343 if (priv->is_dma)
344 err = cadence_qspi_apb_dma_read(priv, op);
T Karthik Reddy73701e72022-05-12 04:05:32 -0600345 else
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600346 err = cadence_qspi_apb_read_execute(priv, op);
T Karthik Reddy73701e72022-05-12 04:05:32 -0600347 }
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530348 break;
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530349 case CQSPI_WRITE:
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600350 err = cadence_qspi_apb_write_setup(priv, op);
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530351 if (!err)
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600352 err = cadence_qspi_apb_write_execute(priv, op);
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530353 break;
354 default:
355 err = -1;
356 break;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100357 }
358
359 return err;
360}
361
Pratyush Yadave1814ad2021-06-26 00:47:09 +0530362static bool cadence_spi_mem_supports_op(struct spi_slave *slave,
363 const struct spi_mem_op *op)
364{
365 bool all_true, all_false;
366
Apurva Nandanb88f55c2023-04-12 16:28:54 +0530367 /*
368 * op->dummy.dtr is required for converting nbytes into ncycles.
369 * Also, don't check the dtr field of the op phase having zero nbytes.
370 */
371 all_true = op->cmd.dtr &&
372 (!op->addr.nbytes || op->addr.dtr) &&
373 (!op->dummy.nbytes || op->dummy.dtr) &&
374 (!op->data.nbytes || op->data.dtr);
375
Pratyush Yadave1814ad2021-06-26 00:47:09 +0530376 all_false = !op->cmd.dtr && !op->addr.dtr && !op->dummy.dtr &&
377 !op->data.dtr;
378
379 /* Mixed DTR modes not supported. */
380 if (!(all_true || all_false))
381 return false;
382
383 if (all_true)
384 return spi_mem_dtr_supports_op(slave, op);
385 else
386 return spi_mem_default_supports_op(slave, op);
387}
388
Simon Glassaad29ae2020-12-03 16:55:21 -0700389static int cadence_spi_of_to_plat(struct udevice *bus)
Stefan Roese1c60fe72014-11-07 12:37:49 +0100390{
Simon Glass95588622020-12-22 19:30:28 -0700391 struct cadence_spi_plat *plat = dev_get_plat(bus);
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600392 struct cadence_spi_priv *priv = dev_get_priv(bus);
Simon Goldschmidtf9d7d3a2019-05-09 22:11:56 +0200393 ofnode subnode;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100394
Johan Jonkerb52189e2023-03-13 01:32:31 +0100395 plat->regbase = devfdt_get_addr_index_ptr(bus, 0);
Johan Jonker40702782023-03-13 01:32:18 +0100396 plat->ahbbase = devfdt_get_addr_size_index_ptr(bus, 1, &plat->ahbsize);
Simon Goldschmidtf9d7d3a2019-05-09 22:11:56 +0200397 plat->is_decoded_cs = dev_read_bool(bus, "cdns,is-decoded-cs");
398 plat->fifo_depth = dev_read_u32_default(bus, "cdns,fifo-depth", 128);
399 plat->fifo_width = dev_read_u32_default(bus, "cdns,fifo-width", 4);
400 plat->trigger_address = dev_read_u32_default(bus,
401 "cdns,trigger-address",
402 0);
Vignesh Raghavendra6b7df222020-01-27 10:36:40 +0530403 /* Use DAC mode only when MMIO window is at least 8M wide */
404 if (plat->ahbsize >= SZ_8M)
Ashok Reddy Somaf5817652022-08-24 05:38:47 -0600405 priv->use_dac_mode = true;
Stefan Roese1c60fe72014-11-07 12:37:49 +0100406
T Karthik Reddy73701e72022-05-12 04:05:32 -0600407 plat->is_dma = dev_read_bool(bus, "cdns,is-dma");
408
Pengfei Fan746271d2022-12-09 09:39:50 +0800409 /* All other parameters are embedded in the child node */
Udit Kumar88f53042023-09-12 15:20:35 +0530410 subnode = cadence_qspi_get_subnode(bus);
Simon Goldschmidtf9d7d3a2019-05-09 22:11:56 +0200411 if (!ofnode_valid(subnode)) {
Stefan Roese1c60fe72014-11-07 12:37:49 +0100412 printf("Error: subnode with SPI flash config missing!\n");
413 return -ENODEV;
414 }
415
Chin Liang Seef1d200f2015-10-17 08:32:14 -0500416 /* Use 500 KHz as a suitable default */
Simon Goldschmidtf9d7d3a2019-05-09 22:11:56 +0200417 plat->max_hz = ofnode_read_u32_default(subnode, "spi-max-frequency",
418 500000);
Chin Liang Seef1d200f2015-10-17 08:32:14 -0500419
Stefan Roese1c60fe72014-11-07 12:37:49 +0100420 /* Read other parameters from DT */
Simon Goldschmidtf9d7d3a2019-05-09 22:11:56 +0200421 plat->page_size = ofnode_read_u32_default(subnode, "page-size", 256);
422 plat->block_size = ofnode_read_u32_default(subnode, "block-size", 16);
423 plat->tshsl_ns = ofnode_read_u32_default(subnode, "cdns,tshsl-ns",
424 200);
425 plat->tsd2d_ns = ofnode_read_u32_default(subnode, "cdns,tsd2d-ns",
426 255);
427 plat->tchsh_ns = ofnode_read_u32_default(subnode, "cdns,tchsh-ns", 20);
428 plat->tslch_ns = ofnode_read_u32_default(subnode, "cdns,tslch-ns", 20);
Pratyush Yadav8e0be9e2021-06-26 00:47:07 +0530429 /*
430 * Read delay should be an unsigned value but we use a signed integer
431 * so that negative values can indicate that the device tree did not
432 * specify any signed values and we need to perform the calibration
433 * sequence to find it out.
434 */
435 plat->read_delay = ofnode_read_s32_default(subnode, "cdns,read-delay",
436 -1);
Stefan Roese1c60fe72014-11-07 12:37:49 +0100437
438 debug("%s: regbase=%p ahbbase=%p max-frequency=%d page-size=%d\n",
439 __func__, plat->regbase, plat->ahbbase, plat->max_hz,
440 plat->page_size);
441
442 return 0;
443}
444
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530445static const struct spi_controller_mem_ops cadence_spi_mem_ops = {
446 .exec_op = cadence_spi_mem_exec_op,
Pratyush Yadave1814ad2021-06-26 00:47:09 +0530447 .supports_op = cadence_spi_mem_supports_op,
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530448};
449
Stefan Roese1c60fe72014-11-07 12:37:49 +0100450static const struct dm_spi_ops cadence_spi_ops = {
Stefan Roese1c60fe72014-11-07 12:37:49 +0100451 .set_speed = cadence_spi_set_speed,
452 .set_mode = cadence_spi_set_mode,
Vignesh Raghavendra27516a32020-01-27 10:36:39 +0530453 .mem_ops = &cadence_spi_mem_ops,
Stefan Roese1c60fe72014-11-07 12:37:49 +0100454 /*
455 * cs_info is not needed, since we require all chip selects to be
456 * in the device tree explicitly
457 */
458};
459
460static const struct udevice_id cadence_spi_ids[] = {
Simon Goldschmidt454c9b32018-11-02 11:54:51 +0100461 { .compatible = "cdns,qspi-nor" },
Vignesh Raghavendra99276f02019-12-05 15:46:07 +0530462 { .compatible = "ti,am654-ospi" },
Venkatesh Yadav Abbarapu2dad94b2025-03-11 09:43:17 +0530463 { .compatible = "amd,versal2-ospi" },
Stefan Roese1c60fe72014-11-07 12:37:49 +0100464 { }
465};
466
467U_BOOT_DRIVER(cadence_spi) = {
468 .name = "cadence_spi",
469 .id = UCLASS_SPI,
470 .of_match = cadence_spi_ids,
471 .ops = &cadence_spi_ops,
Simon Glassaad29ae2020-12-03 16:55:21 -0700472 .of_to_plat = cadence_spi_of_to_plat,
Simon Glassb75b15b2020-12-03 16:55:23 -0700473 .plat_auto = sizeof(struct cadence_spi_plat),
Simon Glass8a2b47f2020-12-03 16:55:17 -0700474 .priv_auto = sizeof(struct cadence_spi_priv),
Stefan Roese1c60fe72014-11-07 12:37:49 +0100475 .probe = cadence_spi_probe,
Simon Goldschmidt46e56a42019-03-01 20:12:35 +0100476 .remove = cadence_spi_remove,
477 .flags = DM_FLAG_OS_PREPARE,
Stefan Roese1c60fe72014-11-07 12:37:49 +0100478};