wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 23 | #include <common.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 24 | #include <asm/processor.h> |
wdenk | b666c8f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 25 | #include <spd_sdram.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 26 | |
| 27 | #define BOOT_SMALL_FLASH 32 /* 00100000 */ |
| 28 | #define FLASH_ONBD_N 2 /* 00000010 */ |
| 29 | #define FLASH_SRAM_SEL 1 /* 00000001 */ |
| 30 | |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 31 | DECLARE_GLOBAL_DATA_PTR; |
| 32 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 33 | long int fixed_sdram(void); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 34 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 35 | int board_early_init_f(void) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 36 | { |
| 37 | uint reg; |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 38 | unsigned char *fpga_base = (unsigned char *)CONFIG_SYS_FPGA_BASE; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 39 | unsigned char status; |
| 40 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 41 | /*-------------------------------------------------------------------- |
| 42 | * Setup the external bus controller/chip selects |
| 43 | *-------------------------------------------------------------------*/ |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 44 | mtdcr(EBC0_CFGADDR, EBC0_CFG); |
| 45 | reg = mfdcr(EBC0_CFGDATA); |
| 46 | mtdcr(EBC0_CFGDATA, reg | 0x04000000); /* Set ATC */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 47 | |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 48 | mtebc(PB1AP, 0x02815480); /* NVRAM/RTC */ |
| 49 | mtebc(PB1CR, 0x48018000); /* BA=0x480 1MB R/W 8-bit */ |
| 50 | mtebc(PB7AP, 0x01015280); /* FPGA registers */ |
| 51 | mtebc(PB7CR, 0x48318000); /* BA=0x483 1MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 52 | |
| 53 | /* read FPGA_REG0 and set the bus controller */ |
| 54 | status = *fpga_base; |
| 55 | if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) { |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 56 | mtebc(PB0AP, 0x9b015480); /* FLASH/SRAM */ |
| 57 | mtebc(PB0CR, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */ |
| 58 | mtebc(PB2AP, 0x9b015480); /* 4MB FLASH */ |
| 59 | mtebc(PB2CR, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 60 | } else { |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 61 | mtebc(PB0AP, 0x9b015480); /* 4MB FLASH */ |
| 62 | mtebc(PB0CR, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 63 | |
| 64 | /* set CS2 if FLASH_ONBD_N == 0 */ |
| 65 | if (!(status & FLASH_ONBD_N)) { |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 66 | mtebc(PB2AP, 0x9b015480); /* FLASH/SRAM */ |
| 67 | mtebc(PB2CR, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 68 | } |
| 69 | } |
| 70 | |
| 71 | /*-------------------------------------------------------------------- |
| 72 | * Setup the interrupt controller polarities, triggers, etc. |
| 73 | *-------------------------------------------------------------------*/ |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 74 | mtdcr(UIC0SR, 0xffffffff); /* clear all */ |
| 75 | mtdcr(UIC0ER, 0x00000000); /* disable all */ |
| 76 | mtdcr(UIC0CR, 0x00000009); /* SMI & UIC1 crit are critical */ |
| 77 | mtdcr(UIC0PR, 0xfffffe13); /* per ref-board manual */ |
| 78 | mtdcr(UIC0TR, 0x01c00008); /* per ref-board manual */ |
| 79 | mtdcr(UIC0VR, 0x00000001); /* int31 highest, base=0x000 */ |
| 80 | mtdcr(UIC0SR, 0xffffffff); /* clear all */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 81 | |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 82 | mtdcr(UIC1SR, 0xffffffff); /* clear all */ |
| 83 | mtdcr(UIC1ER, 0x00000000); /* disable all */ |
| 84 | mtdcr(UIC1CR, 0x00000000); /* all non-critical */ |
| 85 | mtdcr(UIC1PR, 0xffffe0ff); /* per ref-board manual */ |
| 86 | mtdcr(UIC1TR, 0x00ffc000); /* per ref-board manual */ |
| 87 | mtdcr(UIC1VR, 0x00000001); /* int31 highest, base=0x000 */ |
| 88 | mtdcr(UIC1SR, 0xffffffff); /* clear all */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 89 | |
| 90 | return 0; |
| 91 | } |
| 92 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 93 | int checkboard(void) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 94 | { |
Wolfgang Denk | 7fb5266 | 2005-10-13 16:45:02 +0200 | [diff] [blame] | 95 | char *s = getenv("serial#"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 96 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 97 | printf("Board: Ebony - AMCC PPC440GP Evaluation Board"); |
| 98 | if (s != NULL) { |
| 99 | puts(", serial# "); |
| 100 | puts(s); |
| 101 | } |
| 102 | putc('\n'); |
| 103 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 104 | return (0); |
| 105 | } |
| 106 | |
Becky Bruce | bd99ae7 | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 107 | phys_size_t initdram(int board_type) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 108 | { |
| 109 | long dram_size = 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 110 | |
| 111 | #if defined(CONFIG_SPD_EEPROM) |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 112 | dram_size = spd_sdram(); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 113 | #else |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 114 | dram_size = fixed_sdram(); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 115 | #endif |
| 116 | return dram_size; |
| 117 | } |
| 118 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 119 | #if !defined(CONFIG_SPD_EEPROM) |
| 120 | /************************************************************************* |
| 121 | * fixed sdram init -- doesn't use serial presence detect. |
| 122 | * |
| 123 | * Assumes: 128 MB, non-ECC, non-registered |
| 124 | * PLB @ 133 MHz |
| 125 | * |
| 126 | ************************************************************************/ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 127 | long int fixed_sdram(void) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 128 | { |
| 129 | uint reg; |
| 130 | |
| 131 | /*-------------------------------------------------------------------- |
| 132 | * Setup some default |
| 133 | *------------------------------------------------------------------*/ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 134 | mtsdram(SDRAM0_UABBA, 0x00000000); /* ubba=0 (default) */ |
| 135 | mtsdram(SDRAM0_SLIO, 0x00000000); /* rdre=0 wrre=0 rarw=0 */ |
| 136 | mtsdram(SDRAM0_DEVOPT, 0x00000000); /* dll=0 ds=0 (normal) */ |
| 137 | mtsdram(SDRAM0_WDDCTR, 0x00000000); /* wrcp=0 dcd=0 */ |
| 138 | mtsdram(SDRAM0_CLKTR, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 139 | |
| 140 | /*-------------------------------------------------------------------- |
| 141 | * Setup for board-specific specific mem |
| 142 | *------------------------------------------------------------------*/ |
| 143 | /* |
| 144 | * Following for CAS Latency = 2.5 @ 133 MHz PLB |
| 145 | */ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 146 | mtsdram(SDRAM0_B0CR, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */ |
| 147 | mtsdram(SDRAM0_TR0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 148 | /* RA=10 RD=3 */ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 149 | mtsdram(SDRAM0_TR1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */ |
| 150 | mtsdram(SDRAM0_RTR, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */ |
| 151 | mtsdram(SDRAM0_CFG1, 0x00000000); /* Self-refresh exit, disable PM */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 152 | udelay(400); /* Delay 200 usecs (min) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 153 | |
| 154 | /*-------------------------------------------------------------------- |
| 155 | * Enable the controller, then wait for DCEN to complete |
| 156 | *------------------------------------------------------------------*/ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 157 | mtsdram(SDRAM0_CFG0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 158 | for (;;) { |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 159 | mfsdram(SDRAM0_MCSTS, reg); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 160 | if (reg & 0x80000000) |
| 161 | break; |
| 162 | } |
| 163 | |
| 164 | return (128 * 1024 * 1024); /* 128 MB */ |
| 165 | } |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 166 | #endif /* !defined(CONFIG_SPD_EEPROM) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 167 | |
| 168 | /************************************************************************* |
| 169 | * pci_pre_init |
| 170 | * |
| 171 | * This routine is called just prior to registering the hose and gives |
| 172 | * the board the opportunity to check things. Returning a value of zero |
| 173 | * indicates that things are bad & PCI initialization should be aborted. |
| 174 | * |
| 175 | * Different boards may wish to customize the pci controller structure |
| 176 | * (add regions, override default access routines, etc) or perform |
| 177 | * certain pre-initialization actions. |
| 178 | * |
| 179 | ************************************************************************/ |
Stefan Roese | 54ef7fd | 2007-06-25 15:57:39 +0200 | [diff] [blame] | 180 | #if defined(CONFIG_PCI) |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 181 | int pci_pre_init(struct pci_controller *hose) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 182 | { |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 183 | unsigned long strap; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 184 | |
| 185 | /*--------------------------------------------------------------------------+ |
Stefan Roese | 54ef7fd | 2007-06-25 15:57:39 +0200 | [diff] [blame] | 186 | * The ebony board is always configured as the host & requires the |
| 187 | * PCI arbiter to be enabled. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 188 | *--------------------------------------------------------------------------*/ |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 189 | strap = mfdcr(CPC0_STRP1); |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 190 | if ((strap & 0x00100000) == 0) { |
| 191 | printf("PCI: CPC0_STRP1[PAE] not set.\n"); |
| 192 | return 0; |
| 193 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 194 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 195 | return 1; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 196 | } |
Stefan Roese | 54ef7fd | 2007-06-25 15:57:39 +0200 | [diff] [blame] | 197 | #endif /* defined(CONFIG_PCI) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 198 | |
| 199 | /************************************************************************* |
| 200 | * pci_target_init |
| 201 | * |
| 202 | * The bootstrap configuration provides default settings for the pci |
| 203 | * inbound map (PIM). But the bootstrap config choices are limited and |
| 204 | * may not be sufficient for a given board. |
| 205 | * |
| 206 | ************************************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 208 | void pci_target_init(struct pci_controller *hose) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 209 | { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 210 | /*--------------------------------------------------------------------------+ |
| 211 | * Disable everything |
| 212 | *--------------------------------------------------------------------------*/ |
Niklaus Giger | 728bd0a | 2009-10-04 20:04:20 +0200 | [diff] [blame] | 213 | out32r(PCIL0_PIM0SA, 0); /* disable */ |
| 214 | out32r(PCIL0_PIM1SA, 0); /* disable */ |
| 215 | out32r(PCIL0_PIM2SA, 0); /* disable */ |
| 216 | out32r(PCIL0_EROMBA, 0); /* disable expansion rom */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 217 | |
| 218 | /*--------------------------------------------------------------------------+ |
| 219 | * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping |
| 220 | * options to not support sizes such as 128/256 MB. |
| 221 | *--------------------------------------------------------------------------*/ |
Niklaus Giger | 728bd0a | 2009-10-04 20:04:20 +0200 | [diff] [blame] | 222 | out32r(PCIL0_PIM0LAL, CONFIG_SYS_SDRAM_BASE); |
| 223 | out32r(PCIL0_PIM0LAH, 0); |
| 224 | out32r(PCIL0_PIM0SA, ~(gd->ram_size - 1) | 1); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 225 | |
Niklaus Giger | 728bd0a | 2009-10-04 20:04:20 +0200 | [diff] [blame] | 226 | out32r(PCIL0_BAR0, 0); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 227 | |
| 228 | /*--------------------------------------------------------------------------+ |
| 229 | * Program the board's subsystem id/vendor id |
| 230 | *--------------------------------------------------------------------------*/ |
Niklaus Giger | 728bd0a | 2009-10-04 20:04:20 +0200 | [diff] [blame] | 231 | out16r(PCIL0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID); |
| 232 | out16r(PCIL0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 233 | |
Niklaus Giger | 728bd0a | 2009-10-04 20:04:20 +0200 | [diff] [blame] | 234 | out16r(PCIL0_CMD, in16r(PCIL0_CMD) | PCI_COMMAND_MEMORY); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 235 | } |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */ |