blob: 1524b5333a4d6dd8863f024abf80e20a4d32db6c [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
wdenkc6097192002-11-03 00:24:07 +000023#include <common.h>
wdenkc6097192002-11-03 00:24:07 +000024#include <asm/processor.h>
wdenkb666c8f2003-03-06 00:58:30 +000025#include <spd_sdram.h>
wdenkc6097192002-11-03 00:24:07 +000026
27#define BOOT_SMALL_FLASH 32 /* 00100000 */
28#define FLASH_ONBD_N 2 /* 00000010 */
29#define FLASH_SRAM_SEL 1 /* 00000001 */
30
Wolfgang Denk6405a152006-03-31 18:32:53 +020031DECLARE_GLOBAL_DATA_PTR;
32
Stefan Roese3e1f1b32005-08-01 16:49:12 +020033long int fixed_sdram(void);
wdenkc6097192002-11-03 00:24:07 +000034
Stefan Roese3e1f1b32005-08-01 16:49:12 +020035int board_early_init_f(void)
wdenkc6097192002-11-03 00:24:07 +000036{
37 uint reg;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038 unsigned char *fpga_base = (unsigned char *)CONFIG_SYS_FPGA_BASE;
wdenkc6097192002-11-03 00:24:07 +000039 unsigned char status;
40
wdenkc6097192002-11-03 00:24:07 +000041 /*--------------------------------------------------------------------
42 * Setup the external bus controller/chip selects
43 *-------------------------------------------------------------------*/
Stefan Roese918010a2009-09-09 16:25:29 +020044 mtdcr(EBC0_CFGADDR, EBC0_CFG);
45 reg = mfdcr(EBC0_CFGDATA);
46 mtdcr(EBC0_CFGDATA, reg | 0x04000000); /* Set ATC */
wdenkc6097192002-11-03 00:24:07 +000047
Stefan Roese918010a2009-09-09 16:25:29 +020048 mtebc(PB1AP, 0x02815480); /* NVRAM/RTC */
49 mtebc(PB1CR, 0x48018000); /* BA=0x480 1MB R/W 8-bit */
50 mtebc(PB7AP, 0x01015280); /* FPGA registers */
51 mtebc(PB7CR, 0x48318000); /* BA=0x483 1MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000052
53 /* read FPGA_REG0 and set the bus controller */
54 status = *fpga_base;
55 if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) {
Stefan Roese918010a2009-09-09 16:25:29 +020056 mtebc(PB0AP, 0x9b015480); /* FLASH/SRAM */
57 mtebc(PB0CR, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
58 mtebc(PB2AP, 0x9b015480); /* 4MB FLASH */
59 mtebc(PB2CR, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000060 } else {
Stefan Roese918010a2009-09-09 16:25:29 +020061 mtebc(PB0AP, 0x9b015480); /* 4MB FLASH */
62 mtebc(PB0CR, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000063
64 /* set CS2 if FLASH_ONBD_N == 0 */
65 if (!(status & FLASH_ONBD_N)) {
Stefan Roese918010a2009-09-09 16:25:29 +020066 mtebc(PB2AP, 0x9b015480); /* FLASH/SRAM */
67 mtebc(PB2CR, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000068 }
69 }
70
71 /*--------------------------------------------------------------------
72 * Setup the interrupt controller polarities, triggers, etc.
73 *-------------------------------------------------------------------*/
Stefan Roese707fd362009-09-24 09:55:50 +020074 mtdcr(UIC0SR, 0xffffffff); /* clear all */
75 mtdcr(UIC0ER, 0x00000000); /* disable all */
76 mtdcr(UIC0CR, 0x00000009); /* SMI & UIC1 crit are critical */
77 mtdcr(UIC0PR, 0xfffffe13); /* per ref-board manual */
78 mtdcr(UIC0TR, 0x01c00008); /* per ref-board manual */
79 mtdcr(UIC0VR, 0x00000001); /* int31 highest, base=0x000 */
80 mtdcr(UIC0SR, 0xffffffff); /* clear all */
wdenkc6097192002-11-03 00:24:07 +000081
Stefan Roese707fd362009-09-24 09:55:50 +020082 mtdcr(UIC1SR, 0xffffffff); /* clear all */
83 mtdcr(UIC1ER, 0x00000000); /* disable all */
84 mtdcr(UIC1CR, 0x00000000); /* all non-critical */
85 mtdcr(UIC1PR, 0xffffe0ff); /* per ref-board manual */
86 mtdcr(UIC1TR, 0x00ffc000); /* per ref-board manual */
87 mtdcr(UIC1VR, 0x00000001); /* int31 highest, base=0x000 */
88 mtdcr(UIC1SR, 0xffffffff); /* clear all */
wdenkc6097192002-11-03 00:24:07 +000089
90 return 0;
91}
92
Stefan Roese3e1f1b32005-08-01 16:49:12 +020093int checkboard(void)
wdenkc6097192002-11-03 00:24:07 +000094{
Wolfgang Denk7fb52662005-10-13 16:45:02 +020095 char *s = getenv("serial#");
wdenkc6097192002-11-03 00:24:07 +000096
Stefan Roese3e1f1b32005-08-01 16:49:12 +020097 printf("Board: Ebony - AMCC PPC440GP Evaluation Board");
98 if (s != NULL) {
99 puts(", serial# ");
100 puts(s);
101 }
102 putc('\n');
103
wdenkc6097192002-11-03 00:24:07 +0000104 return (0);
105}
106
Becky Brucebd99ae72008-06-09 16:03:40 -0500107phys_size_t initdram(int board_type)
wdenkc6097192002-11-03 00:24:07 +0000108{
109 long dram_size = 0;
wdenkc6097192002-11-03 00:24:07 +0000110
111#if defined(CONFIG_SPD_EEPROM)
Wolfgang Denk6405a152006-03-31 18:32:53 +0200112 dram_size = spd_sdram();
wdenkc6097192002-11-03 00:24:07 +0000113#else
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200114 dram_size = fixed_sdram();
wdenkc6097192002-11-03 00:24:07 +0000115#endif
116 return dram_size;
117}
118
wdenkc6097192002-11-03 00:24:07 +0000119#if !defined(CONFIG_SPD_EEPROM)
120/*************************************************************************
121 * fixed sdram init -- doesn't use serial presence detect.
122 *
123 * Assumes: 128 MB, non-ECC, non-registered
124 * PLB @ 133 MHz
125 *
126 ************************************************************************/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200127long int fixed_sdram(void)
wdenkc6097192002-11-03 00:24:07 +0000128{
129 uint reg;
130
131 /*--------------------------------------------------------------------
132 * Setup some default
133 *------------------------------------------------------------------*/
Stefan Roese6987e652009-09-24 13:59:57 +0200134 mtsdram(SDRAM0_UABBA, 0x00000000); /* ubba=0 (default) */
135 mtsdram(SDRAM0_SLIO, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
136 mtsdram(SDRAM0_DEVOPT, 0x00000000); /* dll=0 ds=0 (normal) */
137 mtsdram(SDRAM0_WDDCTR, 0x00000000); /* wrcp=0 dcd=0 */
138 mtsdram(SDRAM0_CLKTR, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
wdenkc6097192002-11-03 00:24:07 +0000139
140 /*--------------------------------------------------------------------
141 * Setup for board-specific specific mem
142 *------------------------------------------------------------------*/
143 /*
144 * Following for CAS Latency = 2.5 @ 133 MHz PLB
145 */
Stefan Roese6987e652009-09-24 13:59:57 +0200146 mtsdram(SDRAM0_B0CR, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
147 mtsdram(SDRAM0_TR0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
wdenkc6097192002-11-03 00:24:07 +0000148 /* RA=10 RD=3 */
Stefan Roese6987e652009-09-24 13:59:57 +0200149 mtsdram(SDRAM0_TR1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
150 mtsdram(SDRAM0_RTR, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
151 mtsdram(SDRAM0_CFG1, 0x00000000); /* Self-refresh exit, disable PM */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200152 udelay(400); /* Delay 200 usecs (min) */
wdenkc6097192002-11-03 00:24:07 +0000153
154 /*--------------------------------------------------------------------
155 * Enable the controller, then wait for DCEN to complete
156 *------------------------------------------------------------------*/
Stefan Roese6987e652009-09-24 13:59:57 +0200157 mtsdram(SDRAM0_CFG0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
wdenkc6097192002-11-03 00:24:07 +0000158 for (;;) {
Stefan Roese6987e652009-09-24 13:59:57 +0200159 mfsdram(SDRAM0_MCSTS, reg);
wdenkc6097192002-11-03 00:24:07 +0000160 if (reg & 0x80000000)
161 break;
162 }
163
164 return (128 * 1024 * 1024); /* 128 MB */
165}
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200166#endif /* !defined(CONFIG_SPD_EEPROM) */
wdenkc6097192002-11-03 00:24:07 +0000167
168/*************************************************************************
169 * pci_pre_init
170 *
171 * This routine is called just prior to registering the hose and gives
172 * the board the opportunity to check things. Returning a value of zero
173 * indicates that things are bad & PCI initialization should be aborted.
174 *
175 * Different boards may wish to customize the pci controller structure
176 * (add regions, override default access routines, etc) or perform
177 * certain pre-initialization actions.
178 *
179 ************************************************************************/
Stefan Roese54ef7fd2007-06-25 15:57:39 +0200180#if defined(CONFIG_PCI)
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200181int pci_pre_init(struct pci_controller *hose)
wdenkc6097192002-11-03 00:24:07 +0000182{
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200183 unsigned long strap;
wdenkc6097192002-11-03 00:24:07 +0000184
185 /*--------------------------------------------------------------------------+
Stefan Roese54ef7fd2007-06-25 15:57:39 +0200186 * The ebony board is always configured as the host & requires the
187 * PCI arbiter to be enabled.
wdenkc6097192002-11-03 00:24:07 +0000188 *--------------------------------------------------------------------------*/
Stefan Roese918010a2009-09-09 16:25:29 +0200189 strap = mfdcr(CPC0_STRP1);
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200190 if ((strap & 0x00100000) == 0) {
191 printf("PCI: CPC0_STRP1[PAE] not set.\n");
192 return 0;
193 }
wdenkc6097192002-11-03 00:24:07 +0000194
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200195 return 1;
wdenkc6097192002-11-03 00:24:07 +0000196}
Stefan Roese54ef7fd2007-06-25 15:57:39 +0200197#endif /* defined(CONFIG_PCI) */
wdenkc6097192002-11-03 00:24:07 +0000198
199/*************************************************************************
200 * pci_target_init
201 *
202 * The bootstrap configuration provides default settings for the pci
203 * inbound map (PIM). But the bootstrap config choices are limited and
204 * may not be sufficient for a given board.
205 *
206 ************************************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200208void pci_target_init(struct pci_controller *hose)
wdenkc6097192002-11-03 00:24:07 +0000209{
wdenkc6097192002-11-03 00:24:07 +0000210 /*--------------------------------------------------------------------------+
211 * Disable everything
212 *--------------------------------------------------------------------------*/
Niklaus Giger728bd0a2009-10-04 20:04:20 +0200213 out32r(PCIL0_PIM0SA, 0); /* disable */
214 out32r(PCIL0_PIM1SA, 0); /* disable */
215 out32r(PCIL0_PIM2SA, 0); /* disable */
216 out32r(PCIL0_EROMBA, 0); /* disable expansion rom */
wdenkc6097192002-11-03 00:24:07 +0000217
218 /*--------------------------------------------------------------------------+
219 * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
220 * options to not support sizes such as 128/256 MB.
221 *--------------------------------------------------------------------------*/
Niklaus Giger728bd0a2009-10-04 20:04:20 +0200222 out32r(PCIL0_PIM0LAL, CONFIG_SYS_SDRAM_BASE);
223 out32r(PCIL0_PIM0LAH, 0);
224 out32r(PCIL0_PIM0SA, ~(gd->ram_size - 1) | 1);
wdenkc6097192002-11-03 00:24:07 +0000225
Niklaus Giger728bd0a2009-10-04 20:04:20 +0200226 out32r(PCIL0_BAR0, 0);
wdenkc6097192002-11-03 00:24:07 +0000227
228 /*--------------------------------------------------------------------------+
229 * Program the board's subsystem id/vendor id
230 *--------------------------------------------------------------------------*/
Niklaus Giger728bd0a2009-10-04 20:04:20 +0200231 out16r(PCIL0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID);
232 out16r(PCIL0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID);
wdenkc6097192002-11-03 00:24:07 +0000233
Niklaus Giger728bd0a2009-10-04 20:04:20 +0200234 out16r(PCIL0_CMD, in16r(PCIL0_CMD) | PCI_COMMAND_MEMORY);
wdenkc6097192002-11-03 00:24:07 +0000235}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */