blob: d8e647ec962196c8cd760c216b8d1209ad39de33 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocherac1956e2006-04-20 08:42:42 +02002/*
Jens Scharsig2686eff2012-05-02 00:57:08 +00003 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocherac1956e2006-04-20 08:42:42 +02004 *
Jens Scharsig772d9b02009-07-24 10:31:48 +02005 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocherac1956e2006-04-20 08:42:42 +02006 */
7
Jens Scharsig2686eff2012-05-02 00:57:08 +00008#ifndef _CONFIG_EB_CPU5282_H_
9#define _CONFIG_EB_CPU5282_H_
Heiko Schocherac1956e2006-04-20 08:42:42 +020010
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020011#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkf7290752006-06-10 22:00:40 +020012
Jens Scharsig772d9b02009-07-24 10:31:48 +020013/*----------------------------------------------------------------------*
14 * High Level Configuration Options (easy to change) *
15 *----------------------------------------------------------------------*/
Heiko Schocherac1956e2006-04-20 08:42:42 +020016
Heiko Schocherac1956e2006-04-20 08:42:42 +020017#define CONFIG_MISC_INIT_R
18
TsiChungLiewceaf3332007-08-15 19:55:10 -050019#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020#define CONFIG_SYS_UART_PORT (0)
Heiko Schocherac1956e2006-04-20 08:42:42 +020021
Jens Scharsig772d9b02009-07-24 10:31:48 +020022#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocherac1956e2006-04-20 08:42:42 +020023
24#define CONFIG_BOOTCOMMAND "printenv"
25
Jens Scharsig772d9b02009-07-24 10:31:48 +020026/*----------------------------------------------------------------------*
27 * Options *
28 *----------------------------------------------------------------------*/
29
30#define CONFIG_BOOT_RETRY_TIME -1
31#define CONFIG_RESET_TO_RETRY
32#define CONFIG_SPLASH_SCREEN
33
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000034#define CONFIG_HW_WATCHDOG
35
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000036#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000037
Jens Scharsig772d9b02009-07-24 10:31:48 +020038/*----------------------------------------------------------------------*
39 * Configuration for environment *
40 * Environment is in the second sector of the first 256k of flash *
41 *----------------------------------------------------------------------*/
42
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000043#define CONFIG_ENV_ADDR 0xFF040000
44#define CONFIG_ENV_SECT_SIZE 0x00020000
Heiko Schocherac1956e2006-04-20 08:42:42 +020045
Jon Loeligerdbb2b542007-07-07 20:56:05 -050046/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050047 * BOOTP options
48 */
49#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligerf5709d12007-07-10 09:02:57 -050050
Jon Loeligerf5709d12007-07-10 09:02:57 -050051/*
Jon Loeligerdbb2b542007-07-07 20:56:05 -050052 * Command line configuration.
53 */
Jon Loeligerdbb2b542007-07-07 20:56:05 -050054
TsiChung Liew26c9f3c2008-07-09 15:21:44 -050055#define CONFIG_MCFTMR
56
Jens Scharsig772d9b02009-07-24 10:31:48 +020057#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig772d9b02009-07-24 10:31:48 +020058#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocherac1956e2006-04-20 08:42:42 +020059
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocherac1956e2006-04-20 08:42:42 +020061
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_MEMTEST_START 0x100000
63#define CONFIG_SYS_MEMTEST_END 0x400000
64/*#define CONFIG_SYS_DRAM_TEST 1 */
65#undef CONFIG_SYS_DRAM_TEST
Heiko Schocherac1956e2006-04-20 08:42:42 +020066
Jens Scharsig772d9b02009-07-24 10:31:48 +020067/*----------------------------------------------------------------------*
68 * Clock and PLL Configuration *
69 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000070#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocherac1956e2006-04-20 08:42:42 +020071
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000072/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocherac1956e2006-04-20 08:42:42 +020073
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000074#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig772d9b02009-07-24 10:31:48 +020075#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocherac1956e2006-04-20 08:42:42 +020076
Jens Scharsig772d9b02009-07-24 10:31:48 +020077/*----------------------------------------------------------------------*
78 * Network *
79 *----------------------------------------------------------------------*/
80
81#define CONFIG_MCFFEC
Jens Scharsig772d9b02009-07-24 10:31:48 +020082#define CONFIG_MII 1
83#define CONFIG_MII_INIT 1
84#define CONFIG_SYS_DISCOVER_PHY
85#define CONFIG_SYS_RX_ETH_BUFFER 8
86#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
87
88#define CONFIG_SYS_FEC0_PINMUX 0
89#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
90#define MCFFEC_TOUT_LOOP 50000
91
Jens Scharsig772d9b02009-07-24 10:31:48 +020092#define CONFIG_OVERWRITE_ETHADDR_ONCE
93
94/*-------------------------------------------------------------------------
Heiko Schocherac1956e2006-04-20 08:42:42 +020095 * Low Level Configuration Settings
96 * (address mappings, register initial values, etc.)
97 * You should know what you are doing if you make changes here.
Jens Scharsig772d9b02009-07-24 10:31:48 +020098 *-----------------------------------------------------------------------*/
99
100#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200101
Heiko Schocherac1956e2006-04-20 08:42:42 +0200102/*-----------------------------------------------------------------------
103 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig772d9b02009-07-24 10:31:48 +0200104 *-----------------------------------------------------------------------*/
105
106#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000107#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig772d9b02009-07-24 10:31:48 +0200108#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200109 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac1956e2006-04-20 08:42:42 +0200111
112/*-----------------------------------------------------------------------
113 * Start addresses for the final memory configuration
114 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200116 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000117#define CONFIG_SYS_SDRAM_BASE0 0x00000000
118#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200119
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000120#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
121#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MONITOR_LEN 0x20000
Jens Scharsig (BuS Elektronik)ef1030c2013-09-23 08:26:41 +0200124#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocherac1956e2006-04-20 08:42:42 +0200126
127/*
128 * For booting Linux, the board info and command line data
129 * have to be in the first 8 MB of memory, since this is
130 * the maximum mapped by the Linux kernel during initialization ??
131 */
Jens Scharsig772d9b02009-07-24 10:31:48 +0200132#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200133
134/*-----------------------------------------------------------------------
135 * FLASH organization
136 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000137#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig772d9b02009-07-24 10:31:48 +0200138
139#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
140#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
141#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
142
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000143#define CONFIG_SYS_MAX_FLASH_SECT 128
144#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
146#define CONFIG_SYS_FLASH_PROTECTION
Heiko Schocherac1956e2006-04-20 08:42:42 +0200147
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000148#define CONFIG_SYS_FLASH_CFI
149#define CONFIG_FLASH_CFI_DRIVER
150#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
151#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
152
153#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
154
Heiko Schocherac1956e2006-04-20 08:42:42 +0200155/*-----------------------------------------------------------------------
156 * Cache Configuration
157 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocherac1956e2006-04-20 08:42:42 +0200159
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600160#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200161 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600162#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200163 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600164#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
165#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
166 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
167 CF_ACR_EN | CF_ACR_SM_ALL)
168#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
169 CF_CACR_CEIB | CF_CACR_DBWE | \
170 CF_CACR_EUSP)
171
Heiko Schocherac1956e2006-04-20 08:42:42 +0200172/*-----------------------------------------------------------------------
173 * Memory bank definitions
174 */
175
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000176#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000177#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000178#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200179
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000180#define CONFIG_SYS_CS2_BASE 0xE0000000
181#define CONFIG_SYS_CS2_CTRL 0x00001980
182#define CONFIG_SYS_CS2_MASK 0x000F0001
183
184#define CONFIG_SYS_CS3_BASE 0xE0100000
185#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000186#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200187
188/*-----------------------------------------------------------------------
189 * Port configuration
190 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
192#define CONFIG_SYS_PADDR 0x0000000
193#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
196#define CONFIG_SYS_PBDDR 0x0000000
197#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
200#define CONFIG_SYS_PCDDR 0x0000000
201#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
204#define CONFIG_SYS_PCDDR 0x0000000
205#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200206
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000207#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig772d9b02009-07-24 10:31:48 +0200209#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_DDRUA 0x05
211#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocherac1956e2006-04-20 08:42:42 +0200212
213/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000214 * I2C
215 */
216
Heiko Schocherf2850742012-10-24 13:48:22 +0200217#define CONFIG_SYS_I2C
218#define CONFIG_SYS_I2C_FSL
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000219
Heiko Schocherf2850742012-10-24 13:48:22 +0200220#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000221#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
222
Heiko Schocherf2850742012-10-24 13:48:22 +0200223#define CONFIG_SYS_FSL_I2C_SPEED 100000
224#define CONFIG_SYS_FSL_I2C_SLAVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000225
226#ifdef CONFIG_CMD_DATE
227#define CONFIG_RTC_DS1338
228#define CONFIG_I2C_RTC_ADDR 0x68
229#endif
230
231/*-----------------------------------------------------------------------
Jens Scharsig772d9b02009-07-24 10:31:48 +0200232 * VIDEO configuration
Heiko Schocherac1956e2006-04-20 08:42:42 +0200233 */
234
Jens Scharsig772d9b02009-07-24 10:31:48 +0200235#ifdef CONFIG_VIDEO
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000236#define CONFIG_VIDEO_VCXK 1
Jens Scharsig772d9b02009-07-24 10:31:48 +0200237
238#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
239#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000240#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig772d9b02009-07-24 10:31:48 +0200241
242#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
243#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
244#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
245
246#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
247#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
248#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
249
250#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
251#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
252#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
253
254#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
255#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
256#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
Heiko Schocherac1956e2006-04-20 08:42:42 +0200257
Jens Scharsig772d9b02009-07-24 10:31:48 +0200258#endif /* CONFIG_VIDEO */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200259#endif /* _CONFIG_M5282EVB_H */
260/*---------------------------------------------------------------------*/