blob: c04b3a2af2cb2b6d083f684fe69ff57b5666faef [file] [log] [blame]
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05001/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05005 */
6
7/*
8 * mpc8572ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galaf6f382b2010-05-21 04:05:14 -050014#include "../board/freescale/common/ics307_clk.h"
15
Kumar Galae727a362011-01-12 02:48:53 -060016#ifndef CONFIG_RESET_VECTOR_ADDRESS
17#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
18#endif
19
Kumar Gala90a535b2010-11-12 08:22:01 -060020#ifndef CONFIG_SYS_MONITOR_BASE
21#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
22#endif
23
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050024/* High Level Configuration Options */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050025#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050026
Robert P. J. Daya8099812016-05-03 19:52:49 -040027#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
28#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
29#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050030#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000031#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050032#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050033#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050034
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050035#define CONFIG_ENV_OVERWRITE
36
Kumar Galaf6f382b2010-05-21 04:05:14 -050037#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
38#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wangbcf35e52008-10-03 12:37:41 -040039#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050040
41/*
42 * These can be toggled for performance analysis, otherwise use default.
43 */
44#define CONFIG_L2_CACHE /* toggle L2 cache */
45#define CONFIG_BTB /* toggle branch predition */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050046
47#define CONFIG_ENABLE_36BIT_PHYS 1
48
Kumar Galae0f97412009-01-23 14:22:14 -060049#ifdef CONFIG_PHYS_64BIT
50#define CONFIG_ADDR_MAP 1
51#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
52#endif
53
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
55#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050056
57/*
Kumar Gala90a535b2010-11-12 08:22:01 -060058 * Config the L2 Cache as L2 SRAM
59 */
60#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
61#ifdef CONFIG_PHYS_64BIT
62#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
63#else
64#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
65#endif
66#define CONFIG_SYS_L2_SIZE (512 << 10)
67#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
68
Timur Tabid8f341c2011-08-04 18:03:41 -050069#define CONFIG_SYS_CCSRBAR 0xffe00000
70#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050071
Kumar Gala842aa5b2011-11-09 09:10:49 -060072#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050073#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Gala90a535b2010-11-12 08:22:01 -060074#endif
75
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050076/* DDR Setup */
Kumar Gala6630ffb2009-02-06 09:56:35 -060077#define CONFIG_VERY_BIG_RAM
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050078#undef CONFIG_FSL_DDR_INTERACTIVE
79#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
80#define CONFIG_DDR_SPD
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050081
York Sun5e8435a2011-01-25 21:51:29 -080082#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080083#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050084#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
85
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
87#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050088
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050089#define CONFIG_DIMM_SLOTS_PER_CTLR 1
90#define CONFIG_CHIP_SELECTS_PER_CTRL 2
91
92/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050094#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
95#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
96
97/* These are used when DDR doesn't use SPD. */
Dave Liu6b78b162008-11-28 20:16:58 +080098#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
99#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
100#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
101#define CONFIG_SYS_DDR_TIMING_3 0x00020000
102#define CONFIG_SYS_DDR_TIMING_0 0x00260802
103#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
104#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
105#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800107#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liu6b78b162008-11-28 20:16:58 +0800109#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
110#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800112#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
113#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
116#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
117#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500118
119/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500120 * Make sure required options are set
121 */
122#ifndef CONFIG_SPD_EEPROM
123#error ("CONFIG_SPD_EEPROM is required")
124#endif
125
126#undef CONFIG_CLOCKS_IN_MHZ
127
128/*
129 * Memory map
130 *
131 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
132 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
133 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
134 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
135 *
136 * Localbus cacheable (TBD)
137 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
138 *
139 * Localbus non-cacheable
140 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
141 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100142 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500143 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
144 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
145 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
146 */
147
148/*
149 * Local Bus Definitions
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galae0f97412009-01-23 14:22:14 -0600152#ifdef CONFIG_PHYS_64BIT
153#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
154#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600155#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600156#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500157
Kumar Gala90a535b2010-11-12 08:22:01 -0600158#define CONFIG_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000159 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Gala90a535b2010-11-12 08:22:01 -0600160#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500161
Kumar Gala4be8b572008-12-02 14:19:34 -0600162#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
163#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500164
Kumar Galae0f97412009-01-23 14:22:14 -0600165#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500167#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
170#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
171#undef CONFIG_SYS_FLASH_CHECKSUM
172#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
173#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500174
Kumar Gala90a535b2010-11-12 08:22:01 -0600175#undef CONFIG_SYS_RAMBOOT
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500176
177#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_FLASH_CFI
179#define CONFIG_SYS_FLASH_EMPTY_INFO
180#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500181
Kumar Gala362b9982010-11-19 08:53:25 -0600182#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500183#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
184#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galae0f97412009-01-23 14:22:14 -0600185#ifdef CONFIG_PHYS_64BIT
186#define PIXIS_BASE_PHYS 0xfffdf0000ull
187#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600188#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600189#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500190
Kumar Gala0f492b42008-12-02 14:19:33 -0600191#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500193
194#define PIXIS_ID 0x0 /* Board ID at offset 0 */
195#define PIXIS_VER 0x1 /* Board version at offset 1 */
196#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
197#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
198#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
199#define PIXIS_PWR 0x5 /* PIXIS Power status register */
200#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
201#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
202#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
203#define PIXIS_VCTL 0x10 /* VELA Control Register */
204#define PIXIS_VSTAT 0x11 /* VELA Status Register */
205#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
206#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
207#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
208#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500209#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
210#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
211#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
212#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
213#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500214#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
215#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
216#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
217#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
218#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
219#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
220#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
221#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
222#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
223#define PIXIS_VWATCH 0x24 /* Watchdog Register */
224#define PIXIS_LED 0x25 /* LED Register */
225
Kumar Gala90a535b2010-11-12 08:22:01 -0600226#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
227
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500228/* old pixis referenced names */
229#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
230#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yuc49bce42008-10-10 11:40:59 +0800232#define PIXIS_VSPEED2_TSEC1SER 0x8
233#define PIXIS_VSPEED2_TSEC2SER 0x4
234#define PIXIS_VSPEED2_TSEC3SER 0x2
235#define PIXIS_VSPEED2_TSEC4SER 0x1
236#define PIXIS_VCFGEN1_TSEC1SER 0x20
237#define PIXIS_VCFGEN1_TSEC2SER 0x20
238#define PIXIS_VCFGEN1_TSEC3SER 0x20
239#define PIXIS_VCFGEN1_TSEC4SER 0x20
240#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
241 | PIXIS_VSPEED2_TSEC2SER \
242 | PIXIS_VSPEED2_TSEC3SER \
243 | PIXIS_VSPEED2_TSEC4SER)
244#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
245 | PIXIS_VCFGEN1_TSEC2SER \
246 | PIXIS_VCFGEN1_TSEC3SER \
247 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_INIT_RAM_LOCK 1
250#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200251#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500252
Wolfgang Denk0191e472010-10-26 14:34:52 +0200253#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
257#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500258
Kumar Gala90a535b2010-11-12 08:22:01 -0600259#ifndef CONFIG_NAND_SPL
Haiying Wang9fce13f2008-10-29 13:32:59 -0400260#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Galae0f97412009-01-23 14:22:14 -0600261#ifdef CONFIG_PHYS_64BIT
262#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
263#else
Haiying Wang9fce13f2008-10-29 13:32:59 -0400264#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600265#endif
Kumar Gala90a535b2010-11-12 08:22:01 -0600266#else
267#define CONFIG_SYS_NAND_BASE 0xfff00000
268#ifdef CONFIG_PHYS_64BIT
269#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
270#else
271#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
272#endif
273#endif
274
Haiying Wang9fce13f2008-10-29 13:32:59 -0400275#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
276 CONFIG_SYS_NAND_BASE + 0x40000, \
277 CONFIG_SYS_NAND_BASE + 0x80000,\
278 CONFIG_SYS_NAND_BASE + 0xC0000}
279#define CONFIG_SYS_MAX_NAND_DEVICE 4
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100280#define CONFIG_NAND_FSL_ELBC 1
Haiying Wang9fce13f2008-10-29 13:32:59 -0400281#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +0530282#define CONFIG_SYS_NAND_MAX_OOBFREE 5
283#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wang9fce13f2008-10-29 13:32:59 -0400284
Kumar Gala90a535b2010-11-12 08:22:01 -0600285/* NAND boot: 4K NAND loader config */
286#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
287#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
288#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
289#define CONFIG_SYS_NAND_U_BOOT_START \
290 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
291#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
292#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
293#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
294
Haiying Wang9fce13f2008-10-29 13:32:59 -0400295/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500296#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100297 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
298 | BR_PS_8 /* Port Size = 8 bit */ \
299 | BR_MS_FCM /* MSEL = FCM */ \
300 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500301#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100302 | OR_FCM_PGS /* Large Page*/ \
303 | OR_FCM_CSCT \
304 | OR_FCM_CST \
305 | OR_FCM_CHT \
306 | OR_FCM_SCY_1 \
307 | OR_FCM_TRLX \
308 | OR_FCM_EHTR)
Haiying Wang9fce13f2008-10-29 13:32:59 -0400309
Kumar Gala90a535b2010-11-12 08:22:01 -0600310#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
311#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500312#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
313#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabib56570c2012-07-06 07:39:26 +0000314#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100315 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
316 | BR_PS_8 /* Port Size = 8 bit */ \
317 | BR_MS_FCM /* MSEL = FCM */ \
318 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500319#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabib56570c2012-07-06 07:39:26 +0000320#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100321 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
322 | BR_PS_8 /* Port Size = 8 bit */ \
323 | BR_MS_FCM /* MSEL = FCM */ \
324 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500325#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400326
Timur Tabib56570c2012-07-06 07:39:26 +0000327#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100328 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
329 | BR_PS_8 /* Port Size = 8 bit */ \
330 | BR_MS_FCM /* MSEL = FCM */ \
331 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500332#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400333
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500334/* Serial Port - controlled on board with jumper J8
335 * open - index 2
336 * shorted - index 1
337 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_NS16550_SERIAL
339#define CONFIG_SYS_NS16550_REG_SIZE 1
340#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala90a535b2010-11-12 08:22:01 -0600341#ifdef CONFIG_NAND_SPL
342#define CONFIG_NS16550_MIN_FUNCTIONS
343#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500346 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
347
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
349#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500350
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500351/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200352#define CONFIG_SYS_I2C
353#define CONFIG_SYS_I2C_FSL
354#define CONFIG_SYS_FSL_I2C_SPEED 400000
355#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
356#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
357#define CONFIG_SYS_FSL_I2C2_SPEED 400000
358#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
359#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
360#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500362
363/*
Haiying Wang374130f2008-10-03 11:47:30 -0400364 * I2C2 EEPROM
365 */
366#define CONFIG_ID_EEPROM
367#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang374130f2008-10-03 11:47:30 -0400369#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
371#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
372#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang374130f2008-10-03 11:47:30 -0400373
374/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500375 * General PCI
376 * Memory space is mapped 1-1, but I/O space must start from 0.
377 */
378
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500379/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600380#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600381#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600382#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500383#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600384#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
385#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600386#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600387#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600388#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600390#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600391#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600392#ifdef CONFIG_PHYS_64BIT
393#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
394#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Galae0f97412009-01-23 14:22:14 -0600396#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500398
399/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600400#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600401#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600402#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500403#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600404#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
405#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600406#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600407#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600408#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600410#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600411#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600412#ifdef CONFIG_PHYS_64BIT
413#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
414#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Galae0f97412009-01-23 14:22:14 -0600416#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500418
419/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600420#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600421#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600422#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500423#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600424#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
425#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600426#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600427#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600428#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600430#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600431#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600432#ifdef CONFIG_PHYS_64BIT
433#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
434#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200435#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Galae0f97412009-01-23 14:22:14 -0600436#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500438
439#if defined(CONFIG_PCI)
440
441/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600442#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500443
444/* video */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500445
446#if defined(CONFIG_VIDEO)
447#define CONFIG_BIOSEMU
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500448#define CONFIG_ATI_RADEON_FB
449#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500451#endif
452
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500453#undef CONFIG_EEPRO100
454#undef CONFIG_TULIP
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500455
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500456#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600457 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
458 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500459 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
460#endif
461
462#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500463
464#ifdef CONFIG_SCSI_AHCI
465#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
467#define CONFIG_SYS_SCSI_MAX_LUN 1
468#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
469#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500470#endif /* SCSI */
471
472#endif /* CONFIG_PCI */
473
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500474#if defined(CONFIG_TSEC_ENET)
475
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500476#define CONFIG_MII 1 /* MII PHY management */
477#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
478#define CONFIG_TSEC1 1
479#define CONFIG_TSEC1_NAME "eTSEC1"
480#define CONFIG_TSEC2 1
481#define CONFIG_TSEC2_NAME "eTSEC2"
482#define CONFIG_TSEC3 1
483#define CONFIG_TSEC3_NAME "eTSEC3"
484#define CONFIG_TSEC4 1
485#define CONFIG_TSEC4_NAME "eTSEC4"
486
Liu Yuc49bce42008-10-10 11:40:59 +0800487#define CONFIG_PIXIS_SGMII_CMD
488#define CONFIG_FSL_SGMII_RISER 1
489#define SGMII_RISER_PHY_OFFSET 0x1c
490
491#ifdef CONFIG_FSL_SGMII_RISER
492#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
493#endif
494
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500495#define TSEC1_PHY_ADDR 0
496#define TSEC2_PHY_ADDR 1
497#define TSEC3_PHY_ADDR 2
498#define TSEC4_PHY_ADDR 3
499
500#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
501#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
502#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
503#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
504
505#define TSEC1_PHYIDX 0
506#define TSEC2_PHYIDX 0
507#define TSEC3_PHYIDX 0
508#define TSEC4_PHYIDX 0
509
510#define CONFIG_ETHPRIME "eTSEC1"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500511#endif /* CONFIG_TSEC_ENET */
512
513/*
514 * Environment
515 */
Kumar Gala90a535b2010-11-12 08:22:01 -0600516
517#if defined(CONFIG_SYS_RAMBOOT)
Kumar Gala90a535b2010-11-12 08:22:01 -0600518
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500519#else
Kumar Gala90a535b2010-11-12 08:22:01 -0600520 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
521 #define CONFIG_ENV_ADDR 0xfff80000
522 #else
523 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
524 #endif
525 #define CONFIG_ENV_SIZE 0x2000
526 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500527#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500528
529#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200530#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500531
532/*
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800533 * USB
534 */
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800535
Tom Riniceed5d22017-05-12 22:33:27 -0400536#ifdef CONFIG_USB_EHCI_HCD
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800537#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800538#define CONFIG_PCI_EHCI_DEVICE 0
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800539#endif
540
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500541#undef CONFIG_WATCHDOG /* watchdog disabled */
542
543/*
544 * Miscellaneous configurable options
545 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200546#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500547
548/*
549 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500550 * have to be in the first 64 MB of memory, since this is
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500551 * the maximum mapped by the Linux kernel during initialization.
552 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500553#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
554#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500555
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500556#if defined(CONFIG_CMD_KGDB)
557#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500558#endif
559
560/*
561 * Environment Configuration
562 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500563#if defined(CONFIG_TSEC_ENET)
564#define CONFIG_HAS_ETH0
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500565#define CONFIG_HAS_ETH1
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500566#define CONFIG_HAS_ETH2
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500567#define CONFIG_HAS_ETH3
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500568#endif
569
570#define CONFIG_IPADDR 192.168.1.254
571
Mario Six790d8442018-03-28 14:38:20 +0200572#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000573#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000574#define CONFIG_BOOTFILE "uImage"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500575#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
576
577#define CONFIG_SERVERIP 192.168.1.1
578#define CONFIG_GATEWAYIP 192.168.1.1
579#define CONFIG_NETMASK 255.255.255.0
580
581/* default location for tftp and bootm */
582#define CONFIG_LOADADDR 1000000
583
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500584#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia39bb2f22012-12-20 19:36:12 +0000585"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200586"netdev=eth0\0" \
587"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
588"tftpflash=tftpboot $loadaddr $uboot; " \
589 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
590 " +$filesize; " \
591 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
592 " +$filesize; " \
593 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
594 " $filesize; " \
595 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
596 " +$filesize; " \
597 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
598 " $filesize\0" \
599"consoledev=ttyS0\0" \
600"ramdiskaddr=2000000\0" \
601"ramdiskfile=8572ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500602"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200603"fdtfile=8572ds/mpc8572ds.dtb\0" \
604"bdev=sda3\0"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500605
606#define CONFIG_HDBOOT \
607 "setenv bootargs root=/dev/$bdev rw " \
608 "console=$consoledev,$baudrate $othbootargs;" \
609 "tftp $loadaddr $bootfile;" \
610 "tftp $fdtaddr $fdtfile;" \
611 "bootm $loadaddr - $fdtaddr"
612
613#define CONFIG_NFSBOOTCOMMAND \
614 "setenv bootargs root=/dev/nfs rw " \
615 "nfsroot=$serverip:$rootpath " \
616 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
617 "console=$consoledev,$baudrate $othbootargs;" \
618 "tftp $loadaddr $bootfile;" \
619 "tftp $fdtaddr $fdtfile;" \
620 "bootm $loadaddr - $fdtaddr"
621
622#define CONFIG_RAMBOOTCOMMAND \
623 "setenv bootargs root=/dev/ram rw " \
624 "console=$consoledev,$baudrate $othbootargs;" \
625 "tftp $ramdiskaddr $ramdiskfile;" \
626 "tftp $loadaddr $bootfile;" \
627 "tftp $fdtaddr $fdtfile;" \
628 "bootm $loadaddr $ramdiskaddr $fdtaddr"
629
630#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
631
632#endif /* __CONFIG_H */