blob: a7c7be7a2caa57246b2d32d1f859707665edfa28 [file] [log] [blame]
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05001/*
2 * WindRiver SBC8349 U-Boot configuration file.
3 * Copyright (c) 2006, 2007 Wind River Systems, Inc.
4 *
5 * Paul Gortmaker <paul.gortmaker@windriver.com>
6 * Based on the MPC8349EMDS config.
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05009 */
10
11/*
12 * sbc8349 board configuration file.
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050018/*
19 * High Level Configuration Options
20 */
21#define CONFIG_E300 1 /* E300 Family */
Peter Tyser72f2d392009-05-22 17:23:25 -050022#define CONFIG_MPC834x 1 /* MPC834x family */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050023#define CONFIG_MPC8349 1 /* MPC8349 specific */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050024
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050025/* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
26#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
27
Paul Gortmaker0aaee142009-08-21 16:21:58 -050028/*
29 * The default if PCI isn't enabled, or if no PCI clk setting is given
30 * is 66MHz; this is what the board defaults to when the PCI slot is
31 * physically empty. The board will automatically (i.e w/o jumpers)
32 * clock down to 33MHz if you insert a 33MHz PCI card.
33 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020034#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050035#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
Paul Gortmaker0aaee142009-08-21 16:21:58 -050036#else /* 66M */
37#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050038#endif
39
40#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020041#ifdef CONFIG_PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050042#define CONFIG_SYS_CLK_FREQ 33000000
43#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Paul Gortmaker0aaee142009-08-21 16:21:58 -050044#else /* 66M */
45#define CONFIG_SYS_CLK_FREQ 66000000
46#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050047#endif
48#endif
49
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_IMMR 0xE0000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050051
Joe Hershberger10c26172011-10-11 23:57:25 -050052#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
54#define CONFIG_SYS_MEMTEST_END 0x00100000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050055
56/*
57 * DDR Setup
58 */
59#undef CONFIG_DDR_ECC /* only for ECC DDR module */
60#undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
61#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
Joe Hershberger10c26172011-10-11 23:57:25 -050062#define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050063
64/*
65 * 32-bit data path mode.
66 *
67 * Please note that using this mode for devices with the real density of 64-bit
68 * effectively reduces the amount of available memory due to the effect of
69 * wrapping around while translating address to row/columns, for example in the
70 * 256MB module the upper 128MB get aliased with contents of the lower
71 * 128MB); normally this define should be used for devices with real 32-bit
72 * data path.
73 */
74#undef CONFIG_DDR_32BIT
75
Joe Hershberger10c26172011-10-11 23:57:25 -050076#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
78#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
79#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050080 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
81#define CONFIG_DDR_2T_TIMING
82
83#if defined(CONFIG_SPD_EEPROM)
84/*
85 * Determine DDR configuration from I2C interface.
86 */
87#define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
88
89#else
90/*
91 * Manually set up DDR parameters
92 * NB: manual DDR setup untested on sbc834x
93 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger5ade3902011-10-11 23:57:31 -050095#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger10c26172011-10-11 23:57:25 -050096 | CSCONFIG_ROW_BIT_13 \
97 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_DDR_TIMING_1 0x36332321
99#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger10c26172011-10-11 23:57:25 -0500100#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500102
103#if defined(CONFIG_DDR_32BIT)
104/* set burst length to 8 for 32-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500105 /* DLL,normal,seq,4/2.5, 8 burst len */
106#define CONFIG_SYS_DDR_MODE 0x00000023
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500107#else
108/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger10c26172011-10-11 23:57:25 -0500109 /* DLL,normal,seq,4/2.5, 4 burst len */
110#define CONFIG_SYS_DDR_MODE 0x00000022
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500111#endif
112#endif
113
114/*
115 * SDRAM on the Local Bus
116 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500117#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
118#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500119
120/*
121 * FLASH on the Local Bus
122 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500123#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
124#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
126#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
127/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500128
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500129#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
130 | BR_PS_16 /* 16 bit port */ \
131 | BR_MS_GPCM /* MSEL = GPCM */ \
132 | BR_V) /* valid */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500133
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500134#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
135 | OR_GPCM_XAM \
136 | OR_GPCM_CSNT \
137 | OR_GPCM_ACS_DIV2 \
138 | OR_GPCM_XACS \
139 | OR_GPCM_SCY_15 \
140 | OR_GPCM_TRLX_SET \
141 | OR_GPCM_EHTR_SET \
142 | OR_GPCM_EAD)
143 /* 0xFF806FF7 */
144
Joe Hershberger10c26172011-10-11 23:57:25 -0500145 /* window base at flash base */
146#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500147#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500148
Joe Hershberger10c26172011-10-11 23:57:25 -0500149#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
150#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#undef CONFIG_SYS_FLASH_CHECKSUM
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500155
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200156#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
159#define CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500160#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#undef CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500162#endif
163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger10c26172011-10-11 23:57:25 -0500165 /* Initial RAM address */
166#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
167 /* Size of used area in RAM*/
168#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500169
Joe Hershberger10c26172011-10-11 23:57:25 -0500170#define CONFIG_SYS_GBL_DATA_OFFSET \
171 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500173
Joe Hershberger10c26172011-10-11 23:57:25 -0500174#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500175#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500176
177/*
178 * Local Bus LCRR and LBCR regs
179 * LCRR: DLL bypass, Clock divider is 4
180 * External Local Bus rate is
181 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
182 */
Kim Phillips328040a2009-09-25 18:19:44 -0500183#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
184#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_LBC_LBCR 0x00000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#ifdef CONFIG_SYS_LB_SDRAM
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500190/* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
191/*
192 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500194 *
195 * For BR2, need:
196 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
197 * port-size = 32-bits = BR2[19:20] = 11
198 * no parity checking = BR2[21:22] = 00
199 * SDRAM for MSEL = BR2[24:26] = 011
200 * Valid = BR[31] = 1
201 *
202 * 0 4 8 12 16 20 24 28
203 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500204 */
205
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500206#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
207 | BR_PS_32 \
208 | BR_MS_SDRAM \
209 | BR_V)
210 /* 0xF0001861 */
211#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
212#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500213
214/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500216 *
217 * For OR2, need:
218 * 64MB mask for AM, OR2[0:7] = 1111 1100
219 * XAM, OR2[17:18] = 11
220 * 9 columns OR2[19-21] = 010
221 * 13 rows OR2[23-25] = 100
222 * EAD set for extra time OR[31] = 1
223 *
224 * 0 4 8 12 16 20 24 28
225 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
226 */
227
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500228#define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
229 | OR_SDRAM_XAM \
230 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
231 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
232 | OR_SDRAM_EAD)
233 /* 0xFC006901 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500234
Joe Hershberger10c26172011-10-11 23:57:25 -0500235 /* LB sdram refresh timer, about 6us */
236#define CONFIG_SYS_LBC_LSRT 0x32000000
237 /* LB refresh timer prescal, 266MHz/32 */
238#define CONFIG_SYS_LBC_MRTPR 0x20000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500239
Joe Hershberger10c26172011-10-11 23:57:25 -0500240#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
241 | LSDMR_BSMA1516 \
242 | LSDMR_RFCR8 \
243 | LSDMR_PRETOACT6 \
244 | LSDMR_ACTTORW3 \
245 | LSDMR_BL8 \
246 | LSDMR_WRC3 \
247 | LSDMR_CL3)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500248
249/*
250 * SDRAM Controller configuration sequence.
251 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500252#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
253#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
254#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
255#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
256#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500257#endif
258
259/*
260 * Serial Port
261 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_NS16550_SERIAL
263#define CONFIG_SYS_NS16550_REG_SIZE 1
264#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500265
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger10c26172011-10-11 23:57:25 -0500267 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500268
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
270#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500271
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500272/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200273#define CONFIG_SYS_I2C
274#define CONFIG_SYS_I2C_FSL
275#define CONFIG_SYS_FSL_I2C_SPEED 400000
276#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
277#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
278#define CONFIG_SYS_FSL_I2C2_SPEED 400000
279#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
280#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
281#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69}, {1, 0x69} }
Paul Gortmaker04684f72009-10-02 18:54:20 -0400282/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500283
284/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger10c26172011-10-11 23:57:25 -0500286#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger10c26172011-10-11 23:57:25 -0500288#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500289
290/*
291 * General PCI
292 * Addresses are mapped 1-1.
293 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
295#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
296#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
297#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
298#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
299#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500300#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
301#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
302#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
305#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
306#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
307#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
308#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
309#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger10c26172011-10-11 23:57:25 -0500310#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
311#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
312#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500313
314#if defined(CONFIG_PCI)
315
316#define PCI_64BIT
317#define PCI_ONE_PCI1
318#if defined(PCI_64BIT)
319#undef PCI_ALL_PCI1
320#undef PCI_TWO_PCI1
321#undef PCI_ONE_PCI1
322#endif
323
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500324#undef CONFIG_EEPRO100
325#undef CONFIG_TULIP
326
327#if !defined(CONFIG_PCI_PNP)
328 #define PCI_ENET0_IOADDR 0xFIXME
329 #define PCI_ENET0_MEMADDR 0xFIXME
330 #define PCI_IDSEL_NUMBER 0xFIXME
331#endif
332
333#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500335
336#endif /* CONFIG_PCI */
337
338/*
339 * TSEC configuration
340 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500341
342#if defined(CONFIG_TSEC_ENET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500343
Kim Phillips177e58f2007-05-16 16:52:19 -0500344#define CONFIG_TSEC1 1
345#define CONFIG_TSEC1_NAME "TSEC0"
346#define CONFIG_TSEC2 1
347#define CONFIG_TSEC2_NAME "TSEC1"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500348#define CONFIG_PHY_BCM5421S 1
349#define TSEC1_PHY_ADDR 0x19
350#define TSEC2_PHY_ADDR 0x1a
351#define TSEC1_PHYIDX 0
352#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500353#define TSEC1_FLAGS TSEC_GIGABIT
354#define TSEC2_FLAGS TSEC_GIGABIT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500355
356/* Options are: TSEC[0-1] */
357#define CONFIG_ETHPRIME "TSEC0"
358
359#endif /* CONFIG_TSEC_ENET */
360
361/*
362 * Environment
363 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200366 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
367 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500368
369/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200370#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
371#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500372
373#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200375 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500376#endif
377
378#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500380
Jon Loeliger1f166a22007-07-04 22:30:58 -0500381/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500382 * BOOTP options
383 */
384#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500385
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500386/*
Jon Loeliger1f166a22007-07-04 22:30:58 -0500387 * Command line configuration.
388 */
Jon Loeliger1f166a22007-07-04 22:30:58 -0500389
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500390#undef CONFIG_WATCHDOG /* watchdog disabled */
391
392/*
393 * Miscellaneous configurable options
394 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500396
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500397/*
398 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700399 * have to be in the first 256 MB of memory, since this is
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500400 * the maximum mapped by the Linux kernel during initialization.
401 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500402 /* Initial Memory map for Linux*/
403#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500404
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500406
407#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200408#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500409 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
410 HRCWL_DDR_TO_SCB_CLK_1X1 |\
411 HRCWL_CSB_TO_CLKIN |\
412 HRCWL_VCO_1X2 |\
413 HRCWL_CORE_TO_CSB_2X1)
414#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500416 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
417 HRCWL_DDR_TO_SCB_CLK_1X1 |\
418 HRCWL_CSB_TO_CLKIN |\
419 HRCWL_VCO_1X4 |\
420 HRCWL_CORE_TO_CSB_3X1)
421#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200422#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500423 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
424 HRCWL_DDR_TO_SCB_CLK_1X1 |\
425 HRCWL_CSB_TO_CLKIN |\
426 HRCWL_VCO_1X4 |\
427 HRCWL_CORE_TO_CSB_2X1)
428#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500430 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
431 HRCWL_DDR_TO_SCB_CLK_1X1 |\
432 HRCWL_CSB_TO_CLKIN |\
433 HRCWL_VCO_1X4 |\
434 HRCWL_CORE_TO_CSB_1X1)
435#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500437 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
438 HRCWL_DDR_TO_SCB_CLK_1X1 |\
439 HRCWL_CSB_TO_CLKIN |\
440 HRCWL_VCO_1X4 |\
441 HRCWL_CORE_TO_CSB_1X1)
442#endif
443
444#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500446 HRCWH_PCI_HOST |\
447 HRCWH_64_BIT_PCI |\
448 HRCWH_PCI1_ARBITER_ENABLE |\
449 HRCWH_PCI2_ARBITER_DISABLE |\
450 HRCWH_CORE_ENABLE |\
451 HRCWH_FROM_0X00000100 |\
452 HRCWH_BOOTSEQ_DISABLE |\
453 HRCWH_SW_WATCHDOG_DISABLE |\
454 HRCWH_ROM_LOC_LOCAL_16BIT |\
455 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500456 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500457#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200458#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500459 HRCWH_PCI_HOST |\
460 HRCWH_32_BIT_PCI |\
461 HRCWH_PCI1_ARBITER_ENABLE |\
462 HRCWH_PCI2_ARBITER_ENABLE |\
463 HRCWH_CORE_ENABLE |\
464 HRCWH_FROM_0X00000100 |\
465 HRCWH_BOOTSEQ_DISABLE |\
466 HRCWH_SW_WATCHDOG_DISABLE |\
467 HRCWH_ROM_LOC_LOCAL_16BIT |\
468 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500469 HRCWH_TSEC2M_IN_GMII)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500470#endif
471
472/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500473#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_SICRL SICRL_LDP_A
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500475
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger10c26172011-10-11 23:57:25 -0500477#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
478 | HID0_ENABLE_INSTRUCTION_CACHE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500479
Joe Hershberger10c26172011-10-11 23:57:25 -0500480/* #define CONFIG_SYS_HID0_FINAL (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500481 HID0_ENABLE_INSTRUCTION_CACHE |\
482 HID0_ENABLE_M_BIT |\
Joe Hershberger10c26172011-10-11 23:57:25 -0500483 HID0_ENABLE_ADDRESS_BROADCAST) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500484
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_HID2 HID2_HBE
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500486
Becky Bruce03ea1be2008-05-08 19:02:12 -0500487#define CONFIG_HIGH_BATS 1 /* High BATs supported */
488
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500489/* DDR @ 0x00000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500490#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500491 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500492 | BATL_MEMCOHERENCE)
493#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
494 | BATU_BL_256M \
495 | BATU_VS \
496 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500497
498/* PCI @ 0x80000000 */
499#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000500#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershberger10c26172011-10-11 23:57:25 -0500501#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500502 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500503 | BATL_MEMCOHERENCE)
504#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
505 | BATU_BL_256M \
506 | BATU_VS \
507 | BATU_VP)
508#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500509 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500510 | BATL_CACHEINHIBIT \
511 | BATL_GUARDEDSTORAGE)
512#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
513 | BATU_BL_256M \
514 | BATU_VS \
515 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500516#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_IBAT1L (0)
518#define CONFIG_SYS_IBAT1U (0)
519#define CONFIG_SYS_IBAT2L (0)
520#define CONFIG_SYS_IBAT2U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500521#endif
522
523#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger10c26172011-10-11 23:57:25 -0500524#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500525 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500526 | BATL_MEMCOHERENCE)
527#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
528 | BATU_BL_256M \
529 | BATU_VS \
530 | BATU_VP)
531#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500532 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500533 | BATL_CACHEINHIBIT \
534 | BATL_GUARDEDSTORAGE)
535#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
536 | BATU_BL_256M \
537 | BATU_VS \
538 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500539#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200540#define CONFIG_SYS_IBAT3L (0)
541#define CONFIG_SYS_IBAT3U (0)
542#define CONFIG_SYS_IBAT4L (0)
543#define CONFIG_SYS_IBAT4U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500544#endif
545
546/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
Joe Hershberger10c26172011-10-11 23:57:25 -0500547#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500548 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500549 | BATL_CACHEINHIBIT \
550 | BATL_GUARDEDSTORAGE)
551#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
552 | BATU_BL_256M \
553 | BATU_VS \
554 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500555
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500556/* LBC SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
557#define CONFIG_SYS_IBAT6L (CONFIG_SYS_LBC_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500558 | BATL_PP_RW \
Joe Hershberger10c26172011-10-11 23:57:25 -0500559 | BATL_MEMCOHERENCE \
560 | BATL_GUARDEDSTORAGE)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500561#define CONFIG_SYS_IBAT6U (CONFIG_SYS_LBC_SDRAM_BASE \
562 | BATU_BL_256M \
563 | BATU_VS \
564 | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500565
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200566#define CONFIG_SYS_IBAT7L (0)
567#define CONFIG_SYS_IBAT7U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500568
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200569#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
570#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
571#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
572#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
573#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
574#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
575#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
576#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
577#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
578#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
579#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
580#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
581#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
582#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
583#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
584#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500585
Jon Loeliger1f166a22007-07-04 22:30:58 -0500586#if defined(CONFIG_CMD_KGDB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500587#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500588#endif
589
590/*
591 * Environment Configuration
592 */
593#define CONFIG_ENV_OVERWRITE
594
595#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500596#define CONFIG_HAS_ETH0
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500597#define CONFIG_HAS_ETH1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500598#endif
599
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500600#define CONFIG_HOSTNAME SBC8349
Joe Hershberger257ff782011-10-13 13:03:47 +0000601#define CONFIG_ROOTPATH "/tftpboot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000602#define CONFIG_BOOTFILE "uImage"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500603
Joe Hershberger10c26172011-10-11 23:57:25 -0500604 /* default location for tftp and bootm */
605#define CONFIG_LOADADDR 800000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500606
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500607#define CONFIG_EXTRA_ENV_SETTINGS \
608 "netdev=eth0\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200609 "hostname=sbc8349\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500610 "nfsargs=setenv bootargs root=/dev/nfs rw " \
611 "nfsroot=${serverip}:${rootpath}\0" \
612 "ramargs=setenv bootargs root=/dev/ram rw\0" \
613 "addip=setenv bootargs ${bootargs} " \
614 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
615 ":${hostname}:${netdev}:off panic=1\0" \
616 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
617 "flash_nfs=run nfsargs addip addtty;" \
618 "bootm ${kernel_addr}\0" \
619 "flash_self=run ramargs addip addtty;" \
620 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
621 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
622 "bootm\0" \
623 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
Paul Gortmaker80b4bb72009-07-23 17:10:55 -0400624 "update=protect off ff800000 ff83ffff; " \
Joe Hershberger10c26172011-10-11 23:57:25 -0500625 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100626 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500627 "fdtaddr=780000\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200628 "fdtfile=sbc8349.dtb\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500629 ""
630
Joe Hershberger10c26172011-10-11 23:57:25 -0500631#define CONFIG_NFSBOOTCOMMAND \
632 "setenv bootargs root=/dev/nfs rw " \
633 "nfsroot=$serverip:$rootpath " \
634 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
635 "$netdev:off " \
636 "console=$consoledev,$baudrate $othbootargs;" \
637 "tftp $loadaddr $bootfile;" \
638 "tftp $fdtaddr $fdtfile;" \
639 "bootm $loadaddr - $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500640
641#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger10c26172011-10-11 23:57:25 -0500642 "setenv bootargs root=/dev/ram rw " \
643 "console=$consoledev,$baudrate $othbootargs;" \
644 "tftp $ramdiskaddr $ramdiskfile;" \
645 "tftp $loadaddr $bootfile;" \
646 "tftp $fdtaddr $fdtfile;" \
647 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500648
649#define CONFIG_BOOTCOMMAND "run flash_self"
650
651#endif /* __CONFIG_H */