blob: b0f276e8397c5e15c23eae5a7bb52fe98c78e08e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +05302/*
3 * Copyright 2015 Freescale Semiconductor, Inc.
4 *
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +05305 */
6
7#include <common.h>
8#include <command.h>
Simon Glass0c364412019-12-28 10:44:48 -07009#include <net.h>
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +053010#include <netdev.h>
11#include <malloc.h>
12#include <fsl_mdio.h>
13#include <miiphy.h>
14#include <phy.h>
15#include <fm_eth.h>
16#include <asm/io.h>
Prabhakar Kushwaha7b3a6bc2015-06-28 11:03:59 +053017#include <exports.h>
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +053018#include <asm/arch/fsl_serdes.h>
Bogdan Purcareata08bc0142017-05-24 16:40:21 +000019#include <fsl-mc/fsl_mc.h>
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +053020#include <fsl-mc/ldpaa_wriop.h>
21
Prabhakar Kushwaha7b3a6bc2015-06-28 11:03:59 +053022DECLARE_GLOBAL_DATA_PTR;
23
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +053024int board_eth_init(bd_t *bis)
25{
26#if defined(CONFIG_FSL_MC_ENET)
27 int i, interface;
28 struct memac_mdio_info mdio_info;
29 struct mii_dev *dev;
30 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
31 u32 srds_s1;
32 struct memac_mdio_controller *reg;
33
34 srds_s1 = in_le32(&gur->rcwsr[28]) &
35 FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK;
36 srds_s1 >>= FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT;
37
38 reg = (struct memac_mdio_controller *)CONFIG_SYS_FSL_WRIOP1_MDIO1;
39 mdio_info.regs = reg;
40 mdio_info.name = DEFAULT_WRIOP_MDIO1_NAME;
41
42 /* Register the EMI 1 */
43 fm_memac_mdio_init(bis, &mdio_info);
44
45 reg = (struct memac_mdio_controller *)CONFIG_SYS_FSL_WRIOP1_MDIO2;
46 mdio_info.regs = reg;
47 mdio_info.name = DEFAULT_WRIOP_MDIO2_NAME;
48
49 /* Register the EMI 2 */
50 fm_memac_mdio_init(bis, &mdio_info);
51
52 switch (srds_s1) {
53 case 0x2A:
Pankaj Bansal50adb5e2018-10-10 14:08:34 +053054 wriop_set_phy_address(WRIOP1_DPMAC1, 0, CORTINA_PHY_ADDR1);
55 wriop_set_phy_address(WRIOP1_DPMAC2, 0, CORTINA_PHY_ADDR2);
56 wriop_set_phy_address(WRIOP1_DPMAC3, 0, CORTINA_PHY_ADDR3);
57 wriop_set_phy_address(WRIOP1_DPMAC4, 0, CORTINA_PHY_ADDR4);
58 wriop_set_phy_address(WRIOP1_DPMAC5, 0, AQ_PHY_ADDR1);
59 wriop_set_phy_address(WRIOP1_DPMAC6, 0, AQ_PHY_ADDR2);
60 wriop_set_phy_address(WRIOP1_DPMAC7, 0, AQ_PHY_ADDR3);
61 wriop_set_phy_address(WRIOP1_DPMAC8, 0, AQ_PHY_ADDR4);
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +053062
63 break;
Santan Kumarff138e52017-04-13 15:31:09 +053064 case 0x4B:
Pankaj Bansal50adb5e2018-10-10 14:08:34 +053065 wriop_set_phy_address(WRIOP1_DPMAC1, 0, CORTINA_PHY_ADDR1);
66 wriop_set_phy_address(WRIOP1_DPMAC2, 0, CORTINA_PHY_ADDR2);
67 wriop_set_phy_address(WRIOP1_DPMAC3, 0, CORTINA_PHY_ADDR3);
68 wriop_set_phy_address(WRIOP1_DPMAC4, 0, CORTINA_PHY_ADDR4);
Santan Kumarff138e52017-04-13 15:31:09 +053069
70 break;
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +053071 default:
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053072 printf("SerDes1 protocol 0x%x is not supported on LS2080aRDB\n",
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +053073 srds_s1);
74 break;
75 }
76
77 for (i = WRIOP1_DPMAC1; i <= WRIOP1_DPMAC4; i++) {
78 interface = wriop_get_enet_if(i);
79 switch (interface) {
80 case PHY_INTERFACE_MODE_XGMII:
81 dev = miiphy_get_dev_by_name(DEFAULT_WRIOP_MDIO1_NAME);
82 wriop_set_mdio(i, dev);
83 break;
84 default:
85 break;
86 }
87 }
88
89 for (i = WRIOP1_DPMAC5; i <= WRIOP1_DPMAC8; i++) {
90 switch (wriop_get_enet_if(i)) {
91 case PHY_INTERFACE_MODE_XGMII:
92 dev = miiphy_get_dev_by_name(DEFAULT_WRIOP_MDIO2_NAME);
93 wriop_set_mdio(i, dev);
94 break;
95 default:
96 break;
97 }
98 }
99
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530100 cpu_eth_init(bis);
Bogdan Purcareata08bc0142017-05-24 16:40:21 +0000101#endif /* CONFIG_FSL_MC_ENET */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530102
Prabhakar Kushwaha7b3a6bc2015-06-28 11:03:59 +0530103#ifdef CONFIG_PHY_AQUANTIA
104 /*
105 * Export functions to be used by AQ firmware
106 * upload application
107 */
108 gd->jt->strcpy = strcpy;
109 gd->jt->mdelay = mdelay;
110 gd->jt->mdio_get_current_dev = mdio_get_current_dev;
111 gd->jt->phy_find_by_mask = phy_find_by_mask;
112 gd->jt->mdio_phydev_for_ethname = mdio_phydev_for_ethname;
113 gd->jt->miiphy_set_current_dev = miiphy_set_current_dev;
114#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530115 return pci_eth_init(bis);
116}
Bogdan Purcareata08bc0142017-05-24 16:40:21 +0000117
118#if defined(CONFIG_RESET_PHY_R)
119void reset_phy(void)
120{
121 mc_env_boot();
122}
123#endif /* CONFIG_RESET_PHY_R */