blob: 537ec4ecadce12fbb234d787181a65069cb89549 [file] [log] [blame]
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __SH7785LCR_H
26#define __SH7785LCR_H
27
28#undef DEBUG
29#define CONFIG_SH 1
30#define CONFIG_SH4A 1
31#define CONFIG_CPU_SH7785 1
32#define CONFIG_SH7785LCR 1
33
34#define CONFIG_CMD_FLASH
35#define CONFIG_CMD_MEMORY
36#define CONFIG_CMD_PCI
37#define CONFIG_CMD_NET
38#define CONFIG_CMD_PING
39#define CONFIG_CMD_NFS
40#define CONFIG_CMD_DFL
41#define CONFIG_CMD_SDRAM
42#define CONFIG_CMD_RUN
Mike Frysinger78dcaf42009-01-28 19:08:14 -050043#define CONFIG_CMD_SAVEENV
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090044
45#define CONFIG_CMD_USB
46#define CONFIG_USB_STORAGE
47#define CONFIG_CMD_EXT2
48#define CONFIG_CMD_FAT
49#define CONFIG_DOS_PARTITION
50#define CONFIG_MAC_PARTITION
51
52#define CONFIG_BAUDRATE 115200
53#define CONFIG_BOOTDELAY 3
54#define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
55
56#define CONFIG_EXTRA_ENV_SETTINGS \
57 "bootdevice=0:1\0" \
58 "usbload=usb reset;usbboot;usb stop;bootm\0"
59
60#define CONFIG_VERSION_VARIABLE
61#undef CONFIG_SHOW_BOOT_PROGRESS
62
63/* MEMORY */
64#define SH7785LCR_SDRAM_BASE (0x08000000)
65#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
66#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
67#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
68#define SH7785LCR_USB_BASE (0xb4000000)
69
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_LONGHELP
71#define CONFIG_SYS_PROMPT "=> "
72#define CONFIG_SYS_CBSIZE 256
73#define CONFIG_SYS_PBSIZE 256
74#define CONFIG_SYS_MAXARGS 16
75#define CONFIG_SYS_BARGSIZE 512
76#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090077
78/* SCIF */
Nobuhiro Iwamatsu85603f42008-08-28 14:53:31 +090079#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090080#define CONFIG_CONS_SCIF1 1
81#define CONFIG_SCIF_EXT_CLOCK 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#undef CONFIG_SYS_CONSOLE_INFO_QUIET
83#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
84#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090085
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
88#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090089 (SH7785LCR_SDRAM_SIZE) - \
90 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#undef CONFIG_SYS_ALT_MEMTEST
92#undef CONFIG_SYS_MEMTEST_SCRATCH
93#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
96#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
97#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
100#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
101#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
102#define CONFIG_SYS_GBL_DATA_SIZE (256)
103#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900104
105/* FLASH */
Nobuhiro Iwamatsu85603f42008-08-28 14:53:31 +0900106#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_FLASH_CFI
108#undef CONFIG_SYS_FLASH_QUIET_TEST
109#define CONFIG_SYS_FLASH_EMPTY_INFO
110#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
111#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_MAX_FLASH_BANKS 1
114#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900115 (0 * SH7785LCR_FLASH_BANK_SIZE) }
116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
118#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
119#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
120#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#undef CONFIG_SYS_FLASH_PROTECTION
123#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900124
125/* R8A66597 */
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900126#define CONFIG_USB_R8A66597_HCD
127#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
128#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
129#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
130#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
131
132/* PCI Controller */
133#define CONFIG_PCI
134#define CONFIG_SH4_PCI
135#define CONFIG_SH7780_PCI
136#define CONFIG_PCI_PNP
137#define CONFIG_PCI_SCAN_SHOW 1
138
139#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
140#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
141#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
142
143#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
144#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
145#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
146
147/* Network device (RTL8169) support */
148#define CONFIG_NET_MULTI
149#define CONFIG_RTL8169
150
151/* ENV setting */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200152#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900153#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200154#define CONFIG_ENV_SECT_SIZE (256 * 1024)
155#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
157#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200158#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900159
160/* Board Clock */
161/* The SCIF used external clock. system clock only used timer. */
162#define CONFIG_SYS_CLK_FREQ 50000000
163#define TMU_CLK_DIVIDER 4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_HZ (CONFIG_SYS_CLK_FREQ / TMU_CLK_DIVIDER)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900165
166#endif /* __SH7785LCR_H */